1999-04-16 03:35:26 +02:00
|
|
|
# Makefile template for Configure for the mn10300 sim library.
|
2009-01-14 11:53:10 +01:00
|
|
|
# Copyright (C) 1996, 1997, 2000, 2001, 2004, 2007, 2008, 2009
|
2007-01-09 18:59:20 +01:00
|
|
|
# Free Software Foundation, Inc.
|
1999-04-16 03:35:26 +02:00
|
|
|
# Written by Cygnus Support.
|
|
|
|
#
|
|
|
|
# This program is free software; you can redistribute it and/or modify
|
|
|
|
# it under the terms of the GNU General Public License as published by
|
2007-08-24 16:30:15 +02:00
|
|
|
# the Free Software Foundation; either version 3 of the License, or
|
1999-04-16 03:35:26 +02:00
|
|
|
# (at your option) any later version.
|
2007-08-24 16:30:15 +02:00
|
|
|
#
|
1999-04-16 03:35:26 +02:00
|
|
|
# This program is distributed in the hope that it will be useful,
|
|
|
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
# GNU General Public License for more details.
|
2007-08-24 16:30:15 +02:00
|
|
|
#
|
1999-04-16 03:35:26 +02:00
|
|
|
# You should have received a copy of the GNU General Public License
|
2007-08-24 16:30:15 +02:00
|
|
|
# along with this program. If not, see <http://www.gnu.org/licenses/>.
|
1999-04-16 03:35:26 +02:00
|
|
|
|
|
|
|
## COMMON_PRE_CONFIG_FRAG
|
|
|
|
|
2004-06-26 20:45:53 +02:00
|
|
|
MN10300_OBJS = \
|
1999-04-16 03:35:26 +02:00
|
|
|
itable.o semantics.o idecode.o icache.o engine.o irun.o support.o \
|
|
|
|
$(SIM_NEW_COMMON_OBJS) \
|
|
|
|
op_utils.o \
|
|
|
|
sim-engine.o \
|
|
|
|
sim-hload.o \
|
|
|
|
sim-hrw.o \
|
|
|
|
sim-resume.o \
|
|
|
|
sim-reason.o \
|
|
|
|
sim-stop.o \
|
|
|
|
dv-sockser.o
|
|
|
|
|
|
|
|
SIM_OBJS = $(MN10300_OBJS) interp.o
|
|
|
|
|
|
|
|
# List of main object files for `run'.
|
2004-06-26 20:45:53 +02:00
|
|
|
SIM_RUN_OBJS = nrun.o
|
1999-04-16 03:35:26 +02:00
|
|
|
|
2004-06-26 23:44:56 +02:00
|
|
|
SIM_EXTRA_CLEAN = clean-igen
|
2002-11-28 19:08:26 +01:00
|
|
|
# Extra dependencies for "sim-main.h"
|
|
|
|
SIM_EXTRA_DEPS = mn10300_sim.h itable.h idecode.h
|
1999-04-16 03:35:26 +02:00
|
|
|
|
|
|
|
# Select mn10300 support in nltvals.def.
|
|
|
|
NL_TARGET = -DNL_TARGET_mn10300
|
|
|
|
|
2002-06-09 17:45:54 +02:00
|
|
|
INCLUDE = mn10300_sim.h $(srcdir)/../../include/gdb/callback.h
|
1999-04-16 03:35:26 +02:00
|
|
|
|
|
|
|
# List of extra flags to always pass to $(CC).
|
2004-06-26 20:45:53 +02:00
|
|
|
SIM_EXTRA_CFLAGS = -DPOLL_QUIT_INTERVAL=0x20
|
1999-04-16 03:35:26 +02:00
|
|
|
|
|
|
|
## COMMON_POST_CONFIG_FRAG
|
|
|
|
|
2004-06-26 23:44:56 +02:00
|
|
|
idecode.o op_utils.o semantics.o: targ-vals.h
|
1999-04-16 03:35:26 +02:00
|
|
|
|
|
|
|
BUILT_SRC_FROM_IGEN = \
|
|
|
|
icache.h \
|
|
|
|
icache.c \
|
|
|
|
idecode.h \
|
|
|
|
idecode.c \
|
|
|
|
semantics.h \
|
|
|
|
semantics.c \
|
|
|
|
model.h \
|
|
|
|
model.c \
|
|
|
|
support.h \
|
|
|
|
support.c \
|
|
|
|
itable.h \
|
|
|
|
itable.c \
|
|
|
|
engine.h \
|
|
|
|
engine.c \
|
|
|
|
irun.c
|
|
|
|
$(BUILT_SRC_FROM_IGEN): tmp-igen
|
|
|
|
|
|
|
|
|
|
|
|
.PHONY: clean-igen
|
|
|
|
clean-igen:
|
|
|
|
rm -f $(BUILT_SRC_FROM_IGEN)
|
|
|
|
rm -f tmp-igen tmp-insns
|
|
|
|
|
|
|
|
../igen/igen:
|
|
|
|
cd ../igen && $(MAKE)
|
|
|
|
|
|
|
|
IGEN_TRACE= # -G omit-line-numbers # -G trace-rule-selection -G trace-rule-rejection -G trace-entries
|
2000-08-07 Graham Stott <grahams@cygnus.co.uk>
* am33-2.igen (fmadd, fmsub, fmnadd, fmnsub): Correct typo.
2000-05-29 Alexandre Oliva <aoliva@cygnus.com>
* interp.c (fpu_disabled_exception, fpu_unimp_exception,
fpu_check_signal_exception): Take additional state arguments.
Print exception type and call program_interrupt. Adjust callers.
(fpu_rsqrt, fpu_cmp, fpu_add, fpu_sub, fpu_mul, fpu_div,
fpu_fmadd, fpu_fmsub, fpu_fnmadd, fpu_fnmsub): Take additional
arguments.
* mn10300_sim.h (fpu_disabled_exception, fpu_unimp_exception,
fpu_check_signal_exception): Adjust prototypes.
(fpu_rsqrt, fpu_cmp, fpu_add, fpu_sub, fpu_mul, fpu_div,
fpu_fmadd, fpu_fmsub, fpu_fnmadd, fpu_fnmsub): Likewise.
* am33-2.igen: Adjust calls.
2000-05-19 Alexandre Oliva <aoliva@cygnus.com>
* op_utils.c (cmp2fcc): Moved...
* interp.c: ... here.
2000-05-18 Alexandre Oliva <aoliva@cygnus.com>
* am33-2.igen: Use `unsigned32', `signed32', `unsigned64' or
`signed64' where type width is relevant.
2000-05-15 Alexandre Oliva <aoliva@cygnus.com>
* mn10300_sim.h: Include sim-fpu.h.
(FD2FPU, FPU2FD): Enclose the FD argument in parentheses.
(fpu_check_signal_exception): Declare.
(struct fp_prec_t, fp_single_prec, fp_double_prec): Likewise.
(FP_SINGLE, FP_DOUBLE): Shorthands for fp_*_prec.
(fpu_rsqrt, fpu_cmp, fpu_add, fpu_sub, fpu_mul, fpu_div,
fpu_fmadd, fpu_fmsub, fpu_fnmadd, fpu_fnmsub): Declare.
* interp.c (fpu_disabled_exception): Document.
(fpu_unimp_exception): Likewise.
(fpu_check_signal_exception): Define.
(reg2val_32, round_32, val2reg_32, fp_single_prec): Likewise.
(reg2val_64, round_64, val2reg_64, fp_double_prec): Likewise.
(REG2VAL, ROUND, VAL2REG): Define shorthands.
(fpu_status_ok): Define.
(fpu_rsqrt, fpu_cmp, fpu_add, fpu_sub, fpu_mul, fpu_div,
fpu_fmadd, fpu_fmsub, fpu_fnmadd, fpu_fnmsub): Define.
* am33-2.igen (frsqrt, fcmp, fadd, fsub, fmul, fdiv,
fmadd, fmsub, fnmadd, fnmsub): Use new functions.
2000-04-27 Alexandre Oliva <aoliva@cygnus.com>
* interp.c (sim_create_inferior): Set PSW bit to enable FP insns
if architecture is AM33/2.0.
* am33.igen: Include am33-2.igen.
2000-04-23 Alexandre Oliva <aoliva@cygnus.com>
* mn10300.igen (movm, call, ret, retf): Check for am33_2 too.
* am33.igen (movm): Likewise.
2000-04-19 Alexandre Oliva <aoliva@cygnus.com>
* am33.igen: Added `*am33_2' to some instructions that were
missing it.
2000-04-07 Alexandre Oliva <aoliva@cygnus.com>
* am33-2.igen: New file. All insns implemented, but FP flags are
only set for fcmp, exceptional conditions are not handled yet.
* Makefile.in (IGEN_INSN): Added am33-2.igen.
(tmp-igen): Added -M am33_2.
* mn10300.igen, am33.igen: Added `*am33_2' to all insns.
* gencode.c: Support FMT_D3.
* mn10300_sim.h (dword): New type.
(struct _state): Added fpregs.
(REG_FPCR, FPCR): New define. All assorted bitmaps.
(XS2FS, AS2FS, Xf2FD): New macros.
(FS2FPU, FD2FPU, FPU2FS, FPU2FD): Likewise.
(load_dword, store_dword): New functions or macros.
(u642dw, dw2u64): New functions.
(fpu_disabled_exception, fpu_unimp_exception): Declared.
* interp.c (fpu_disabled_exception): Defined; no actual
implementation.
(fpu_unimp_exception): Likewise.
* op_utils.c (cmp2fcc): New function.
2004-06-27 00:18:18 +02:00
|
|
|
IGEN_INSN=$(srcdir)/mn10300.igen $(srcdir)/am33.igen $(srcdir)/am33-2.igen
|
1999-04-16 03:35:26 +02:00
|
|
|
IGEN_DC=$(srcdir)/mn10300.dc
|
|
|
|
tmp-igen: $(IGEN_INSN) $(IGEN_DC) ../igen/igen
|
|
|
|
cd ../igen && $(MAKE)
|
|
|
|
../igen/igen \
|
|
|
|
$(IGEN_TRACE) \
|
|
|
|
-G gen-direct-access \
|
1999-12-07 04:56:43 +01:00
|
|
|
-M mn10300,am33 -G gen-multi-sim=am33 \
|
2000-08-07 Graham Stott <grahams@cygnus.co.uk>
* am33-2.igen (fmadd, fmsub, fmnadd, fmnsub): Correct typo.
2000-05-29 Alexandre Oliva <aoliva@cygnus.com>
* interp.c (fpu_disabled_exception, fpu_unimp_exception,
fpu_check_signal_exception): Take additional state arguments.
Print exception type and call program_interrupt. Adjust callers.
(fpu_rsqrt, fpu_cmp, fpu_add, fpu_sub, fpu_mul, fpu_div,
fpu_fmadd, fpu_fmsub, fpu_fnmadd, fpu_fnmsub): Take additional
arguments.
* mn10300_sim.h (fpu_disabled_exception, fpu_unimp_exception,
fpu_check_signal_exception): Adjust prototypes.
(fpu_rsqrt, fpu_cmp, fpu_add, fpu_sub, fpu_mul, fpu_div,
fpu_fmadd, fpu_fmsub, fpu_fnmadd, fpu_fnmsub): Likewise.
* am33-2.igen: Adjust calls.
2000-05-19 Alexandre Oliva <aoliva@cygnus.com>
* op_utils.c (cmp2fcc): Moved...
* interp.c: ... here.
2000-05-18 Alexandre Oliva <aoliva@cygnus.com>
* am33-2.igen: Use `unsigned32', `signed32', `unsigned64' or
`signed64' where type width is relevant.
2000-05-15 Alexandre Oliva <aoliva@cygnus.com>
* mn10300_sim.h: Include sim-fpu.h.
(FD2FPU, FPU2FD): Enclose the FD argument in parentheses.
(fpu_check_signal_exception): Declare.
(struct fp_prec_t, fp_single_prec, fp_double_prec): Likewise.
(FP_SINGLE, FP_DOUBLE): Shorthands for fp_*_prec.
(fpu_rsqrt, fpu_cmp, fpu_add, fpu_sub, fpu_mul, fpu_div,
fpu_fmadd, fpu_fmsub, fpu_fnmadd, fpu_fnmsub): Declare.
* interp.c (fpu_disabled_exception): Document.
(fpu_unimp_exception): Likewise.
(fpu_check_signal_exception): Define.
(reg2val_32, round_32, val2reg_32, fp_single_prec): Likewise.
(reg2val_64, round_64, val2reg_64, fp_double_prec): Likewise.
(REG2VAL, ROUND, VAL2REG): Define shorthands.
(fpu_status_ok): Define.
(fpu_rsqrt, fpu_cmp, fpu_add, fpu_sub, fpu_mul, fpu_div,
fpu_fmadd, fpu_fmsub, fpu_fnmadd, fpu_fnmsub): Define.
* am33-2.igen (frsqrt, fcmp, fadd, fsub, fmul, fdiv,
fmadd, fmsub, fnmadd, fnmsub): Use new functions.
2000-04-27 Alexandre Oliva <aoliva@cygnus.com>
* interp.c (sim_create_inferior): Set PSW bit to enable FP insns
if architecture is AM33/2.0.
* am33.igen: Include am33-2.igen.
2000-04-23 Alexandre Oliva <aoliva@cygnus.com>
* mn10300.igen (movm, call, ret, retf): Check for am33_2 too.
* am33.igen (movm): Likewise.
2000-04-19 Alexandre Oliva <aoliva@cygnus.com>
* am33.igen: Added `*am33_2' to some instructions that were
missing it.
2000-04-07 Alexandre Oliva <aoliva@cygnus.com>
* am33-2.igen: New file. All insns implemented, but FP flags are
only set for fcmp, exceptional conditions are not handled yet.
* Makefile.in (IGEN_INSN): Added am33-2.igen.
(tmp-igen): Added -M am33_2.
* mn10300.igen, am33.igen: Added `*am33_2' to all insns.
* gencode.c: Support FMT_D3.
* mn10300_sim.h (dword): New type.
(struct _state): Added fpregs.
(REG_FPCR, FPCR): New define. All assorted bitmaps.
(XS2FS, AS2FS, Xf2FD): New macros.
(FS2FPU, FD2FPU, FPU2FS, FPU2FD): Likewise.
(load_dword, store_dword): New functions or macros.
(u642dw, dw2u64): New functions.
(fpu_disabled_exception, fpu_unimp_exception): Declared.
* interp.c (fpu_disabled_exception): Defined; no actual
implementation.
(fpu_unimp_exception): Likewise.
* op_utils.c (cmp2fcc): New function.
2004-06-27 00:18:18 +02:00
|
|
|
-M am33_2 \
|
1999-12-07 04:56:43 +01:00
|
|
|
-I $(srcdir) \
|
1999-04-16 03:35:26 +02:00
|
|
|
-i $(IGEN_INSN) \
|
|
|
|
-o $(IGEN_DC) \
|
|
|
|
-x \
|
|
|
|
-n icache.h -hc tmp-icache.h \
|
|
|
|
-n icache.c -c tmp-icache.c \
|
|
|
|
-n semantics.h -hs tmp-semantics.h \
|
|
|
|
-n semantics.c -s tmp-semantics.c \
|
|
|
|
-n idecode.h -hd tmp-idecode.h \
|
|
|
|
-n idecode.c -d tmp-idecode.c \
|
|
|
|
-n model.h -hm tmp-model.h \
|
|
|
|
-n model.c -m tmp-model.c \
|
|
|
|
-n support.h -hf tmp-support.h \
|
|
|
|
-n support.c -f tmp-support.c \
|
|
|
|
-n itable.h -ht tmp-itable.h \
|
|
|
|
-n itable.c -t tmp-itable.c \
|
|
|
|
-n engine.h -he tmp-engine.h \
|
|
|
|
-n engine.c -e tmp-engine.c \
|
|
|
|
-n irun.c -r tmp-irun.c
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-icache.h icache.h
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-icache.c icache.c
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-idecode.h idecode.h
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-idecode.c idecode.c
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-semantics.h semantics.h
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-semantics.c semantics.c
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-model.h model.h
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-model.c model.c
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-support.h support.h
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-support.c support.c
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-itable.h itable.h
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-itable.c itable.c
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-engine.h engine.h
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-engine.c engine.c
|
|
|
|
$(SHELL) $(srcdir)/../../move-if-change tmp-irun.c irun.c
|
|
|
|
touch tmp-igen
|
|
|
|
|
2004-06-26 23:44:56 +02:00
|
|
|
interp.o: interp.c $(INCLUDE)
|