88c1242dc0
With the changes done in previous patches, print_insn_XXX functions don't have to be external visible out of opcodes, because both gdb and objdump select disassemblers through a single interface. This patch moves these print_insn_XXX declarations from include/dis-asm.h to opcodes/disassemble.h, which is a new header added by this patch. include: 2017-05-24 Yao Qi <yao.qi@linaro.org> * dis-asm.h: Move some function declarations to opcodes/disassemble.h. opcodes: 2017-05-24 Yao Qi <yao.qi@linaro.org> * alpha-dis.c: Include disassemble.h, don't include dis-asm.h. * avr-dis.c, bfin-dis.c, cr16-dis.c: Likewise. * crx-dis.c, d10v-dis.c, d30v-dis.c: Likewise. * disassemble.c, dlx-dis.c, epiphany-dis.c: Likewise. * fr30-dis.c, ft32-dis.c, h8300-dis.c, h8500-dis.c: Likewise. * hppa-dis.c, i370-dis.c, i386-dis.c: Likewise. * i860-dis.c, i960-dis.c, ip2k-dis.c: Likewise. * iq2000-dis.c, lm32-dis.c, m10200-dis.c: Likewise. * m10300-dis.c, m32r-dis.c, m68hc11-dis.c: Likewise. * m68k-dis.c, m88k-dis.c, mcore-dis.c: Likewise. * metag-dis.c, microblaze-dis.c, mmix-dis.c: Likewise. * moxie-dis.c, msp430-dis.c, mt-dis.c: * nds32-dis.c, nios2-dis.c, ns32k-dis.c: Likewise. * or1k-dis.c, pdp11-dis.c, pj-dis.c: Likewise. * ppc-dis.c, pru-dis.c, riscv-dis.c: Likewise. * rl78-dis.c, s390-dis.c, score-dis.c: Likewise. * sh-dis.c, sh64-dis.c, tic30-dis.c: Likewise. * tic4x-dis.c, tic54x-dis.c, tic6x-dis.c: Likewise. * tic80-dis.c, tilegx-dis.c, tilepro-dis.c: Likewise. * v850-dis.c, vax-dis.c, visium-dis.c: Likewise. * w65-dis.c, wasm32-dis.c, xc16x-dis.c: Likewise. * xgate-dis.c, xstormy16-dis.c, xtensa-dis.c: Likewise. * z80-dis.c, z8k-dis.c: Likewise. * disassemble.h: New file.
162 lines
5.4 KiB
C
162 lines
5.4 KiB
C
/* i370-dis.c -- Disassemble Instruction 370 (ESA/390) instructions
|
|
Copyright (C) 1994-2017 Free Software Foundation, Inc.
|
|
PowerPC version written by Ian Lance Taylor, Cygnus Support
|
|
Rewritten for i370 ESA/390 support by Linas Vepstas <linas@linas.org>
|
|
|
|
This file is part of the GNU opcodes library.
|
|
|
|
This library is free software; you can redistribute it and/or modify
|
|
it under the terms of the GNU General Public License as published by
|
|
the Free Software Foundation; either version 3, or (at your option)
|
|
any later version.
|
|
|
|
It is distributed in the hope that it will be useful, but WITHOUT
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
|
or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
|
|
License for more details.
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
along with this file; see the file COPYING. If not, write to the Free
|
|
Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
|
|
MA 02110-1301, USA. */
|
|
|
|
#include "sysdep.h"
|
|
#include <stdio.h>
|
|
#include "disassemble.h"
|
|
#include "opcode/i370.h"
|
|
|
|
/* This file provides several disassembler functions, all of which use
|
|
the disassembler interface defined in dis-asm.h. */
|
|
|
|
int
|
|
print_insn_i370 (bfd_vma memaddr, struct disassemble_info *info)
|
|
{
|
|
bfd_byte buffer[8];
|
|
int status;
|
|
i370_insn_t insn;
|
|
const struct i370_opcode *opcode;
|
|
const struct i370_opcode *opcode_end;
|
|
|
|
status = (*info->read_memory_func) (memaddr, buffer, 6, info);
|
|
if (status != 0)
|
|
{
|
|
(*info->memory_error_func) (status, memaddr, info);
|
|
return -1;
|
|
}
|
|
|
|
/* Cast the bytes into the insn (in a host-endian indep way). */
|
|
insn.i[0] = (buffer[0] << 24) & 0xff000000;
|
|
insn.i[0] |= (buffer[1] << 16) & 0xff0000;
|
|
insn.i[0] |= (buffer[2] << 8) & 0xff00;
|
|
insn.i[0] |= buffer[3] & 0xff;
|
|
insn.i[1] = (buffer[4] << 24) & 0xff000000;
|
|
insn.i[1] |= (buffer[5] << 16) & 0xff0000;
|
|
|
|
/* Find the first match in the opcode table. We could speed this up
|
|
a bit by doing a binary search on the major opcode. */
|
|
opcode_end = i370_opcodes + i370_num_opcodes;
|
|
for (opcode = i370_opcodes; opcode < opcode_end; opcode++)
|
|
{
|
|
const unsigned char *opindex;
|
|
const struct i370_operand *operand;
|
|
i370_insn_t masked;
|
|
int invalid;
|
|
|
|
/* Mask off operands, and look for a match ... */
|
|
masked = insn;
|
|
if (2 == opcode->len)
|
|
{
|
|
masked.i[0] >>= 16;
|
|
masked.i[0] &= 0xffff;
|
|
}
|
|
masked.i[0] &= opcode->mask.i[0];
|
|
if (masked.i[0] != opcode->opcode.i[0])
|
|
continue;
|
|
|
|
if (6 == opcode->len)
|
|
{
|
|
masked.i[1] &= opcode->mask.i[1];
|
|
if (masked.i[1] != opcode->opcode.i[1])
|
|
continue;
|
|
}
|
|
|
|
/* Found a match. adjust a tad. */
|
|
if (2 == opcode->len)
|
|
{
|
|
insn.i[0] >>= 16;
|
|
insn.i[0] &= 0xffff;
|
|
}
|
|
|
|
/* Make two passes over the operands. First see if any of them
|
|
have extraction functions, and, if they do, make sure the
|
|
instruction is valid. */
|
|
invalid = 0;
|
|
for (opindex = opcode->operands; *opindex != 0; opindex++)
|
|
{
|
|
operand = i370_operands + *opindex;
|
|
if (operand->extract)
|
|
(*operand->extract) (insn, &invalid);
|
|
}
|
|
if (invalid)
|
|
continue;
|
|
|
|
/* The instruction is valid. */
|
|
(*info->fprintf_func) (info->stream, "%s", opcode->name);
|
|
if (opcode->operands[0] != 0)
|
|
(*info->fprintf_func) (info->stream, "\t");
|
|
|
|
/* Now extract and print the operands. */
|
|
for (opindex = opcode->operands; *opindex != 0; opindex++)
|
|
{
|
|
long value;
|
|
|
|
operand = i370_operands + *opindex;
|
|
|
|
/* Extract the value from the instruction. */
|
|
if (operand->extract)
|
|
value = (*operand->extract) (insn, (int *) NULL);
|
|
else
|
|
value = (insn.i[0] >> operand->shift) & ((1 << operand->bits) - 1);
|
|
|
|
/* Print the operand as directed by the flags. */
|
|
if ((operand->flags & I370_OPERAND_OPTIONAL) != 0)
|
|
{
|
|
if (value)
|
|
(*info->fprintf_func) (info->stream, "(r%ld)", value);
|
|
}
|
|
else if ((operand->flags & I370_OPERAND_SBASE) != 0)
|
|
{
|
|
(*info->fprintf_func) (info->stream, "(r%ld)", value);
|
|
}
|
|
else if ((operand->flags & I370_OPERAND_INDEX) != 0)
|
|
{
|
|
if (value)
|
|
(*info->fprintf_func) (info->stream, "(r%ld,", value);
|
|
else
|
|
(*info->fprintf_func) (info->stream, "(,");
|
|
}
|
|
else if ((operand->flags & I370_OPERAND_LENGTH) != 0)
|
|
{
|
|
(*info->fprintf_func) (info->stream, "(%ld,", value);
|
|
}
|
|
else if ((operand->flags & I370_OPERAND_BASE) != 0)
|
|
(*info->fprintf_func) (info->stream, "r%ld)", value);
|
|
else if ((operand->flags & I370_OPERAND_GPR) != 0)
|
|
(*info->fprintf_func) (info->stream, "r%ld,", value);
|
|
else if ((operand->flags & I370_OPERAND_FPR) != 0)
|
|
(*info->fprintf_func) (info->stream, "f%ld,", value);
|
|
else if ((operand->flags & I370_OPERAND_RELATIVE) != 0)
|
|
(*info->fprintf_func) (info->stream, "%ld", value);
|
|
else
|
|
(*info->fprintf_func) (info->stream, " %ld, ", value);
|
|
}
|
|
|
|
return opcode->len;
|
|
}
|
|
|
|
/* We could not find a match. */
|
|
(*info->fprintf_func) (info->stream, ".short 0x%02x%02x", buffer[0], buffer[1]);
|
|
|
|
return 2;
|
|
}
|