2005-08-10 19:53:01 +02:00
|
|
|
/*
|
2011-06-01 16:49:21 +02:00
|
|
|
* Copyright (C) 2005, 2007, 2009, 2011 Free Software Foundation, Inc.
|
2005-08-10 19:53:01 +02:00
|
|
|
*
|
|
|
|
* This file is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
2009-04-09 17:00:19 +02:00
|
|
|
* Free Software Foundation; either version 3, or (at your option) any
|
2005-08-10 19:53:01 +02:00
|
|
|
* later version.
|
|
|
|
*
|
|
|
|
* This file is distributed in the hope that it will be useful, but
|
|
|
|
* WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* General Public License for more details.
|
|
|
|
*
|
2009-04-09 17:00:19 +02:00
|
|
|
* Under Section 7 of GPL version 3, you are granted additional
|
|
|
|
* permissions described in the GCC Runtime Library Exception, version
|
|
|
|
* 3.1, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License and
|
|
|
|
* a copy of the GCC Runtime Library Exception along with this program;
|
|
|
|
* see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
|
|
|
|
* <http://www.gnu.org/licenses/>.
|
2005-08-10 19:53:01 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
#define MXCSR_DAZ (1 << 6) /* Enable denormals are zero mode */
|
|
|
|
#define MXCSR_FTZ (1 << 15) /* Enable flush to zero mode */
|
|
|
|
|
2007-09-05 19:43:01 +02:00
|
|
|
#ifndef __x86_64__
|
|
|
|
/* All 64-bit targets have SSE and DAZ;
|
|
|
|
only check them explicitly for 32-bit ones. */
|
|
|
|
#include "cpuid.h"
|
|
|
|
#endif
|
2005-08-14 16:26:51 +02:00
|
|
|
|
2011-06-03 19:36:21 +02:00
|
|
|
#if !defined __x86_64__ && defined __sun__ && defined __svr4__
|
2011-06-01 16:49:21 +02:00
|
|
|
#include <signal.h>
|
|
|
|
#include <ucontext.h>
|
|
|
|
|
|
|
|
static volatile sig_atomic_t sigill_caught;
|
|
|
|
|
|
|
|
static void
|
|
|
|
sigill_hdlr (int sig __attribute((unused)),
|
|
|
|
siginfo_t *sip __attribute__((unused)),
|
|
|
|
ucontext_t *ucp)
|
|
|
|
{
|
|
|
|
sigill_caught = 1;
|
|
|
|
/* Set PC to the instruction after the faulting one to skip over it,
|
2011-06-03 19:36:21 +02:00
|
|
|
otherwise we enter an infinite loop. 3 is the size of the movaps
|
2011-06-01 16:49:21 +02:00
|
|
|
instruction. */
|
2011-06-03 19:36:21 +02:00
|
|
|
ucp->uc_mcontext.gregs[EIP] += 3;
|
2011-06-01 16:49:21 +02:00
|
|
|
setcontext (ucp);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2005-08-10 19:53:01 +02:00
|
|
|
static void __attribute__((constructor))
|
2006-08-25 22:39:48 +02:00
|
|
|
#ifndef __x86_64__
|
2006-08-27 08:46:38 +02:00
|
|
|
/* The i386 ABI only requires 4-byte stack alignment, so this is necessary
|
2006-08-25 22:39:48 +02:00
|
|
|
to make sure the fxsave struct gets correct alignment.
|
|
|
|
See PR27537 and PR28621. */
|
|
|
|
__attribute__ ((force_align_arg_pointer))
|
|
|
|
#endif
|
2005-08-10 19:53:01 +02:00
|
|
|
set_fast_math (void)
|
|
|
|
{
|
|
|
|
#ifndef __x86_64__
|
|
|
|
unsigned int eax, ebx, ecx, edx;
|
|
|
|
|
2007-09-05 19:43:01 +02:00
|
|
|
if (!__get_cpuid (1, &eax, &ebx, &ecx, &edx))
|
2005-08-10 19:53:01 +02:00
|
|
|
return;
|
|
|
|
|
2007-09-05 19:43:01 +02:00
|
|
|
if (edx & bit_SSE)
|
2005-08-10 19:53:01 +02:00
|
|
|
{
|
2011-06-01 16:49:21 +02:00
|
|
|
unsigned int mxcsr;
|
2005-08-14 16:26:51 +02:00
|
|
|
|
2011-06-01 16:49:21 +02:00
|
|
|
#if defined __sun__ && defined __svr4__
|
|
|
|
/* Solaris 2 before Solaris 9 4/04 cannot execute SSE instructions even
|
|
|
|
if the CPU supports them. Programs receive SIGILL instead, so check
|
|
|
|
for that at runtime. */
|
|
|
|
struct sigaction act, oact;
|
|
|
|
|
|
|
|
act.sa_handler = sigill_hdlr;
|
|
|
|
sigemptyset (&act.sa_mask);
|
|
|
|
/* Need to set SA_SIGINFO so a ucontext_t * is passed to the handler. */
|
|
|
|
act.sa_flags = SA_SIGINFO;
|
|
|
|
sigaction (SIGILL, &act, &oact);
|
|
|
|
|
|
|
|
/* We need a single SSE instruction here so the handler can safely skip
|
|
|
|
over it. */
|
2011-06-03 19:36:21 +02:00
|
|
|
__asm__ volatile ("movaps %xmm0,%xmm0");
|
2011-06-01 16:49:21 +02:00
|
|
|
|
|
|
|
sigaction (SIGILL, &oact, NULL);
|
|
|
|
|
|
|
|
if (sigill_caught)
|
|
|
|
return;
|
|
|
|
#endif /* __sun__ && __svr4__ */
|
|
|
|
|
|
|
|
mxcsr = __builtin_ia32_stmxcsr () | MXCSR_FTZ;
|
2005-08-14 16:26:51 +02:00
|
|
|
|
2007-09-05 19:43:01 +02:00
|
|
|
if (edx & bit_FXSAVE)
|
2005-08-14 16:26:51 +02:00
|
|
|
{
|
|
|
|
/* Check if DAZ is available. */
|
|
|
|
struct
|
|
|
|
{
|
|
|
|
unsigned short int cwd;
|
|
|
|
unsigned short int swd;
|
|
|
|
unsigned short int twd;
|
|
|
|
unsigned short int fop;
|
|
|
|
long int fip;
|
|
|
|
long int fcs;
|
|
|
|
long int foo;
|
|
|
|
long int fos;
|
|
|
|
long int mxcsr;
|
|
|
|
long int mxcsr_mask;
|
|
|
|
long int st_space[32];
|
|
|
|
long int xmm_space[32];
|
|
|
|
long int padding[56];
|
|
|
|
} __attribute__ ((aligned (16))) fxsave;
|
|
|
|
|
|
|
|
__builtin_memset (&fxsave, 0, sizeof (fxsave));
|
|
|
|
|
2005-08-17 02:32:17 +02:00
|
|
|
asm volatile ("fxsave %0" : "=m" (fxsave) : "m" (fxsave));
|
2005-08-14 16:26:51 +02:00
|
|
|
|
|
|
|
if (fxsave.mxcsr_mask & MXCSR_DAZ)
|
|
|
|
mxcsr |= MXCSR_DAZ;
|
|
|
|
}
|
|
|
|
|
2005-08-10 19:53:01 +02:00
|
|
|
__builtin_ia32_ldmxcsr (mxcsr);
|
|
|
|
}
|
2005-08-14 16:26:51 +02:00
|
|
|
#else
|
|
|
|
unsigned int mxcsr = __builtin_ia32_stmxcsr ();
|
|
|
|
mxcsr |= MXCSR_DAZ | MXCSR_FTZ;
|
|
|
|
__builtin_ia32_ldmxcsr (mxcsr);
|
|
|
|
#endif
|
2005-08-10 19:53:01 +02:00
|
|
|
}
|