diff --git a/gcc/config/rs6000/altivec.h b/gcc/config/rs6000/altivec.h index 6c4312492f1..119fb1caba4 100644 --- a/gcc/config/rs6000/altivec.h +++ b/gcc/config/rs6000/altivec.h @@ -493,6 +493,9 @@ #define vec_cntlz_lsbb __builtin_vec_vclzlsbb #define vec_cnttz_lsbb __builtin_vec_vctzlsbb +#define vec_test_lsbb_all_ones __builtin_vec_xvtlsbb_all_ones +#define vec_test_lsbb_all_zeros __builtin_vec_xvtlsbb_all_zeros + #define vec_xlx __builtin_vec_vextulx #define vec_xrx __builtin_vec_vexturx #endif diff --git a/gcc/config/rs6000/rs6000-builtin.def b/gcc/config/rs6000/rs6000-builtin.def index f7037552faf..38f859f0455 100644 --- a/gcc/config/rs6000/rs6000-builtin.def +++ b/gcc/config/rs6000/rs6000-builtin.def @@ -1062,6 +1062,14 @@ | RS6000_BTC_QUATERNARY), \ CODE_FOR_ ## ICODE) /* ICODE */ +#define BU_P10_VSX_1(ENUM, NAME, ATTR, ICODE) \ + RS6000_BUILTIN_1 (P10_BUILTIN_ ## ENUM, /* ENUM */ \ + "__builtin_vsx_" NAME, /* NAME */ \ + RS6000_BTM_P10, /* MASK */ \ + (RS6000_BTC_ ## ATTR /* ATTR */ \ + | RS6000_BTC_UNARY), \ + CODE_FOR_ ## ICODE) /* ICODE */ + #define BU_P10_OVERLOAD_1(ENUM, NAME) \ RS6000_BUILTIN_1 (P10_BUILTIN_VEC_ ## ENUM, /* ENUM */ \ "__builtin_vec_" NAME, /* NAME */ \ @@ -2736,6 +2744,9 @@ BU_P10V_1 (VSTRIHR_P, "vstrihr_p", CONST, vstrir_p_v8hi) BU_P10V_1 (VSTRIBL_P, "vstribl_p", CONST, vstril_p_v16qi) BU_P10V_1 (VSTRIHL_P, "vstrihl_p", CONST, vstril_p_v8hi) +BU_P10_VSX_1 (XVTLSBB_ZEROS, "xvtlsbb_all_zeros", CONST, xvtlsbbz) +BU_P10_VSX_1 (XVTLSBB_ONES, "xvtlsbb_all_ones", CONST, xvtlsbbo) + BU_P10V_1 (MTVSRBM, "mtvsrbm", CONST, vec_mtvsr_v16qi) BU_P10V_1 (MTVSRHM, "mtvsrhm", CONST, vec_mtvsr_v8hi) BU_P10V_1 (MTVSRWM, "mtvsrwm", CONST, vec_mtvsr_v4si) @@ -2771,6 +2782,10 @@ BU_P10_OVERLOAD_1 (VSTRIL, "stril") BU_P10_OVERLOAD_1 (VSTRIR_P, "strir_p") BU_P10_OVERLOAD_1 (VSTRIL_P, "stril_p") + +BU_P10_OVERLOAD_1 (XVTLSBB_ZEROS, "xvtlsbb_all_zeros") +BU_P10_OVERLOAD_1 (XVTLSBB_ONES, "xvtlsbb_all_ones") + BU_P10_OVERLOAD_1 (MTVSRBM, "mtvsrbm") BU_P10_OVERLOAD_1 (MTVSRHM, "mtvsrhm") diff --git a/gcc/config/rs6000/rs6000-call.c b/gcc/config/rs6000/rs6000-call.c index bb0fdf29688..ff4c2537fad 100644 --- a/gcc/config/rs6000/rs6000-call.c +++ b/gcc/config/rs6000/rs6000-call.c @@ -5681,6 +5681,11 @@ const struct altivec_builtin_types altivec_overloaded_builtins[] = { { P10_BUILTIN_VEC_VEXTRACTM, P10_BUILTIN_VEXTRACTMQ, RS6000_BTI_INTSI, RS6000_BTI_unsigned_V1TI, 0, 0 }, + { P10_BUILTIN_VEC_XVTLSBB_ZEROS, P10_BUILTIN_XVTLSBB_ZEROS, + RS6000_BTI_INTSI, RS6000_BTI_unsigned_V16QI, 0, 0 }, + { P10_BUILTIN_VEC_XVTLSBB_ONES, P10_BUILTIN_XVTLSBB_ONES, + RS6000_BTI_INTSI, RS6000_BTI_unsigned_V16QI, 0, 0 }, + { RS6000_BUILTIN_NONE, RS6000_BUILTIN_NONE, 0, 0, 0, 0 } }; diff --git a/gcc/config/rs6000/rs6000.md b/gcc/config/rs6000/rs6000.md index 97d690de7f2..48f1f1c6876 100644 --- a/gcc/config/rs6000/rs6000.md +++ b/gcc/config/rs6000/rs6000.md @@ -77,6 +77,7 @@ UNSPEC_TLS_GET_ADDR UNSPEC_MOVESI_FROM_CR UNSPEC_MOVESI_TO_CR + UNSPEC_XVTLSBB UNSPEC_TLSDTPREL UNSPEC_TLSDTPRELHA UNSPEC_TLSDTPRELLO diff --git a/gcc/config/rs6000/vsx.md b/gcc/config/rs6000/vsx.md index f75377135ba..a4dded4845d 100644 --- a/gcc/config/rs6000/vsx.md +++ b/gcc/config/rs6000/vsx.md @@ -1985,6 +1985,45 @@ "xvcmpgtp. %x0,%x1,%x2" [(set_attr "type" "")]) +;; xvtlsbb BF,XB +;; Set the CR field BF to indicate if the lowest bit (bit 7) of every byte +;; element in VSR[XB] is equal to 1 (ALL_TRUE) or equal to 0 (ALL_FALSE). +(define_insn "*xvtlsbb_internal" + [(set (match_operand:CC 0 "cc_reg_operand" "=y") + (unspec:CC [(match_operand:V16QI 1 "vsx_register_operand" "wa")] + UNSPEC_XVTLSBB))] + "TARGET_POWER10" + "xvtlsbb %0,%x1" + [(set_attr "type" "logical")]) + +;; Vector Test Least Significant Bit by Byte +;; for the implementation of the builtin +;; __builtin_vec_test_lsbb_all_ones +;; int vec_test_lsbb_all_ones (vector unsigned char); +;; and +;; __builtin_vec_test_lsbb_all_zeros +;; int vec_test_lsbb_all_zeros (vector unsigned char); +(define_expand "xvtlsbbo" + [(set (match_dup 2) + (unspec:CC [(match_operand:V16QI 1 "vsx_register_operand" "v")] + UNSPEC_XVTLSBB)) + (set (match_operand:SI 0 "gpc_reg_operand" "=r") + (lt:SI (match_dup 2) (const_int 0)))] + "TARGET_POWER10" +{ + operands[2] = gen_reg_rtx (CCmode); +}) +(define_expand "xvtlsbbz" + [(set (match_dup 2) + (unspec:CC [(match_operand:V16QI 1 "vsx_register_operand" "v")] + UNSPEC_XVTLSBB)) + (set (match_operand:SI 0 "gpc_reg_operand" "=r") + (eq:SI (match_dup 2) (const_int 0)))] + "TARGET_POWER10" +{ + operands[2] = gen_reg_rtx (CCmode); +}) + (define_insn "*vsx_ge__p" [(set (reg:CC CR6_REGNO) (unspec:CC diff --git a/gcc/testsuite/gcc.target/powerpc/lsbb-runnable.c b/gcc/testsuite/gcc.target/powerpc/lsbb-runnable.c new file mode 100644 index 00000000000..7da530c8e6e --- /dev/null +++ b/gcc/testsuite/gcc.target/powerpc/lsbb-runnable.c @@ -0,0 +1,65 @@ +/* + Test the least significant bit by byte instruction + xvtlsbb BF,XB + Using the builtins + int vec_test_lsbb_all_zeros (vector unsigned char); + int vec_test_lsbb_all_ones (vector unsigned char); + */ + +/* { dg-do run } */ +/* { dg-require-effective-target power10_hw } */ +/* { dg-options "-fno-inline -mdejagnu-cpu=power10 -O2" } */ + +#include +#include + +void abort (void); + +#define ITERS 7 +vector char input_vec[ITERS] = { + {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, + {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1}, + {0, 1, 0, 1, 0, 1, 0, 1, 0, 1, 0, 1, 0, 1, 0, 1}, + {1, 0, 1, 0, 1, 0, 1, 0, 1, 0, 1, 0, 1, 0, 1, 0}, + {0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff}, + {0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe, 0xfe}, + {0xfe, 0xfa, 0xfb, 0xfc, 0xfd, 0xfe, 0xf0, 0xf1, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7, 0xf8, 0xf9} +}; + +int expected_allzeros_results[ITERS] = {1, 0, 0, 0, 0, 1, 0}; +int expected_allones_results[ITERS] = {0, 1, 0, 0, 1, 0, 0}; + +int test_for_zeros(vector char vc) { + return vec_test_lsbb_all_zeros(vc); +} + +int test_for_ones(vector char vc) { + return vec_test_lsbb_all_ones(vc); +} + +int main () +{ +int allzeros,allones; +int iter; +int failcount=0; +vector char srcvec; + +for (iter=0;iter + +int test_for_zeros(vector char vc) { + return vec_test_lsbb_all_zeros(vc); +} + +int test_for_ones(vector char vc) { + return vec_test_lsbb_all_ones(vc); +} +