2005-04-17 00:20:36 +02:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mach-integrator/integrator_cp.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2003 Deep Blue Solutions Ltd
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License.
|
|
|
|
*/
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/list.h>
|
2005-10-29 20:07:23 +02:00
|
|
|
#include <linux/platform_device.h>
|
2005-04-17 00:20:36 +02:00
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/string.h>
|
|
|
|
#include <linux/sysdev.h>
|
2006-01-07 14:52:45 +01:00
|
|
|
#include <linux/amba/bus.h>
|
|
|
|
#include <linux/amba/kmi.h>
|
|
|
|
#include <linux/amba/clcd.h>
|
2009-09-22 15:29:36 +02:00
|
|
|
#include <linux/amba/mmci.h>
|
2008-09-06 13:10:45 +02:00
|
|
|
#include <linux/io.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 09:04:11 +01:00
|
|
|
#include <linux/gfp.h>
|
2010-11-17 10:04:33 +01:00
|
|
|
#include <linux/clkdev.h>
|
2005-04-17 00:20:36 +02:00
|
|
|
|
2008-08-05 17:14:15 +02:00
|
|
|
#include <mach/hardware.h>
|
2010-01-14 20:59:37 +01:00
|
|
|
#include <mach/platform.h>
|
2005-04-17 00:20:36 +02:00
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <asm/setup.h>
|
|
|
|
#include <asm/mach-types.h>
|
2010-01-17 00:52:12 +01:00
|
|
|
#include <asm/hardware/arm_timer.h>
|
2010-01-16 21:16:10 +01:00
|
|
|
#include <asm/hardware/icst.h>
|
2005-04-17 00:20:36 +02:00
|
|
|
|
2008-08-05 17:14:15 +02:00
|
|
|
#include <mach/cm.h>
|
|
|
|
#include <mach/lm.h>
|
2005-04-17 00:20:36 +02:00
|
|
|
|
|
|
|
#include <asm/mach/arch.h>
|
|
|
|
#include <asm/mach/flash.h>
|
|
|
|
#include <asm/mach/irq.h>
|
|
|
|
#include <asm/mach/map.h>
|
|
|
|
#include <asm/mach/time.h>
|
|
|
|
|
2010-10-06 17:18:08 +02:00
|
|
|
#include <asm/hardware/timer-sp.h>
|
2010-01-17 00:52:12 +01:00
|
|
|
|
2010-05-22 19:18:57 +02:00
|
|
|
#include "common.h"
|
|
|
|
|
2005-04-17 00:20:36 +02:00
|
|
|
#define INTCP_PA_FLASH_BASE 0x24000000
|
|
|
|
#define INTCP_FLASH_SIZE SZ_32M
|
|
|
|
|
|
|
|
#define INTCP_PA_CLCD_BASE 0xc0000000
|
|
|
|
|
2010-01-17 21:45:12 +01:00
|
|
|
#define INTCP_VA_CIC_BASE IO_ADDRESS(INTEGRATOR_HDR_BASE + 0x40)
|
2009-07-24 13:34:57 +02:00
|
|
|
#define INTCP_VA_PIC_BASE IO_ADDRESS(INTEGRATOR_IC_BASE)
|
2010-01-17 20:59:58 +01:00
|
|
|
#define INTCP_VA_SIC_BASE IO_ADDRESS(INTEGRATOR_CP_SIC_BASE)
|
2005-04-17 00:20:36 +02:00
|
|
|
|
|
|
|
#define INTCP_ETH_SIZE 0x10
|
|
|
|
|
2010-01-17 20:59:58 +01:00
|
|
|
#define INTCP_VA_CTRL_BASE IO_ADDRESS(INTEGRATOR_CP_CTL_BASE)
|
2005-04-17 00:20:36 +02:00
|
|
|
#define INTCP_FLASHPROG 0x04
|
|
|
|
#define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0)
|
|
|
|
#define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Logical Physical
|
|
|
|
* f1000000 10000000 Core module registers
|
|
|
|
* f1100000 11000000 System controller registers
|
|
|
|
* f1200000 12000000 EBI registers
|
|
|
|
* f1300000 13000000 Counter/Timer
|
|
|
|
* f1400000 14000000 Interrupt controller
|
|
|
|
* f1600000 16000000 UART 0
|
|
|
|
* f1700000 17000000 UART 1
|
|
|
|
* f1a00000 1a000000 Debug LEDs
|
2010-01-17 20:59:58 +01:00
|
|
|
* fc900000 c9000000 GPIO
|
|
|
|
* fca00000 ca000000 SIC
|
|
|
|
* fcb00000 cb000000 CP system control
|
2005-04-17 00:20:36 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
static struct map_desc intcp_io_desc[] __initdata = {
|
2005-10-28 16:19:10 +02:00
|
|
|
{
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
2010-01-17 20:59:58 +01:00
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE),
|
2005-10-28 16:19:10 +02:00
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
2010-01-17 20:59:58 +01:00
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
|
2005-10-28 16:19:10 +02:00
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
2010-01-17 20:59:58 +01:00
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_CP_CTL_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_CP_CTL_BASE),
|
2005-10-28 16:19:10 +02:00
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}
|
2005-04-17 00:20:36 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
static void __init intcp_map_io(void)
|
|
|
|
{
|
|
|
|
iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
|
|
|
|
}
|
|
|
|
|
|
|
|
#define cic_writel __raw_writel
|
|
|
|
#define cic_readl __raw_readl
|
|
|
|
#define pic_writel __raw_writel
|
|
|
|
#define pic_readl __raw_readl
|
|
|
|
#define sic_writel __raw_writel
|
|
|
|
#define sic_readl __raw_readl
|
|
|
|
|
2010-11-29 10:31:33 +01:00
|
|
|
static void cic_mask_irq(struct irq_data *d)
|
2005-04-17 00:20:36 +02:00
|
|
|
{
|
2010-11-29 10:31:33 +01:00
|
|
|
unsigned int irq = d->irq - IRQ_CIC_START;
|
2005-04-17 00:20:36 +02:00
|
|
|
cic_writel(1 << irq, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
|
|
|
|
}
|
|
|
|
|
2010-11-29 10:31:33 +01:00
|
|
|
static void cic_unmask_irq(struct irq_data *d)
|
2005-04-17 00:20:36 +02:00
|
|
|
{
|
2010-11-29 10:31:33 +01:00
|
|
|
unsigned int irq = d->irq - IRQ_CIC_START;
|
2005-04-17 00:20:36 +02:00
|
|
|
cic_writel(1 << irq, INTCP_VA_CIC_BASE + IRQ_ENABLE_SET);
|
|
|
|
}
|
|
|
|
|
2006-08-01 23:26:25 +02:00
|
|
|
static struct irq_chip cic_chip = {
|
2010-11-29 10:31:33 +01:00
|
|
|
.name = "CIC",
|
|
|
|
.irq_ack = cic_mask_irq,
|
|
|
|
.irq_mask = cic_mask_irq,
|
|
|
|
.irq_unmask = cic_unmask_irq,
|
2005-04-17 00:20:36 +02:00
|
|
|
};
|
|
|
|
|
2010-11-29 10:31:33 +01:00
|
|
|
static void pic_mask_irq(struct irq_data *d)
|
2005-04-17 00:20:36 +02:00
|
|
|
{
|
2010-11-29 10:31:33 +01:00
|
|
|
unsigned int irq = d->irq - IRQ_PIC_START;
|
2005-04-17 00:20:36 +02:00
|
|
|
pic_writel(1 << irq, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
|
|
|
|
}
|
|
|
|
|
2010-11-29 10:31:33 +01:00
|
|
|
static void pic_unmask_irq(struct irq_data *d)
|
2005-04-17 00:20:36 +02:00
|
|
|
{
|
2010-11-29 10:31:33 +01:00
|
|
|
unsigned int irq = d->irq - IRQ_PIC_START;
|
2005-04-17 00:20:36 +02:00
|
|
|
pic_writel(1 << irq, INTCP_VA_PIC_BASE + IRQ_ENABLE_SET);
|
|
|
|
}
|
|
|
|
|
2006-08-01 23:26:25 +02:00
|
|
|
static struct irq_chip pic_chip = {
|
2010-11-29 10:31:33 +01:00
|
|
|
.name = "PIC",
|
|
|
|
.irq_ack = pic_mask_irq,
|
|
|
|
.irq_mask = pic_mask_irq,
|
|
|
|
.irq_unmask = pic_unmask_irq,
|
2005-04-17 00:20:36 +02:00
|
|
|
};
|
|
|
|
|
2010-11-29 10:31:33 +01:00
|
|
|
static void sic_mask_irq(struct irq_data *d)
|
2005-04-17 00:20:36 +02:00
|
|
|
{
|
2010-11-29 10:31:33 +01:00
|
|
|
unsigned int irq = d->irq - IRQ_SIC_START;
|
2005-04-17 00:20:36 +02:00
|
|
|
sic_writel(1 << irq, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
|
|
|
|
}
|
|
|
|
|
2010-11-29 10:31:33 +01:00
|
|
|
static void sic_unmask_irq(struct irq_data *d)
|
2005-04-17 00:20:36 +02:00
|
|
|
{
|
2010-11-29 10:31:33 +01:00
|
|
|
unsigned int irq = d->irq - IRQ_SIC_START;
|
2005-04-17 00:20:36 +02:00
|
|
|
sic_writel(1 << irq, INTCP_VA_SIC_BASE + IRQ_ENABLE_SET);
|
|
|
|
}
|
|
|
|
|
2006-08-01 23:26:25 +02:00
|
|
|
static struct irq_chip sic_chip = {
|
2010-11-29 10:31:33 +01:00
|
|
|
.name = "SIC",
|
|
|
|
.irq_ack = sic_mask_irq,
|
|
|
|
.irq_mask = sic_mask_irq,
|
|
|
|
.irq_unmask = sic_unmask_irq,
|
2005-04-17 00:20:36 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
static void
|
2006-11-23 12:41:32 +01:00
|
|
|
sic_handle_irq(unsigned int irq, struct irq_desc *desc)
|
2005-04-17 00:20:36 +02:00
|
|
|
{
|
|
|
|
unsigned long status = sic_readl(INTCP_VA_SIC_BASE + IRQ_STATUS);
|
|
|
|
|
|
|
|
if (status == 0) {
|
2006-10-06 19:53:39 +02:00
|
|
|
do_bad_IRQ(irq, desc);
|
2005-04-17 00:20:36 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
do {
|
|
|
|
irq = ffs(status) - 1;
|
|
|
|
status &= ~(1 << irq);
|
|
|
|
|
|
|
|
irq += IRQ_SIC_START;
|
|
|
|
|
2008-10-09 14:36:24 +02:00
|
|
|
generic_handle_irq(irq);
|
2005-04-17 00:20:36 +02:00
|
|
|
} while (status);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init intcp_init_irq(void)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable all interrupt sources
|
|
|
|
*/
|
|
|
|
pic_writel(0xffffffff, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
|
|
|
|
pic_writel(0xffffffff, INTCP_VA_PIC_BASE + FIQ_ENABLE_CLEAR);
|
|
|
|
|
|
|
|
for (i = IRQ_PIC_START; i <= IRQ_PIC_END; i++) {
|
|
|
|
if (i == 11)
|
|
|
|
i = 22;
|
|
|
|
if (i == 29)
|
|
|
|
break;
|
|
|
|
set_irq_chip(i, &pic_chip);
|
2006-11-23 12:41:32 +01:00
|
|
|
set_irq_handler(i, handle_level_irq);
|
2005-04-17 00:20:36 +02:00
|
|
|
set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
|
|
|
|
}
|
|
|
|
|
|
|
|
cic_writel(0xffffffff, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
|
|
|
|
cic_writel(0xffffffff, INTCP_VA_CIC_BASE + FIQ_ENABLE_CLEAR);
|
|
|
|
|
|
|
|
for (i = IRQ_CIC_START; i <= IRQ_CIC_END; i++) {
|
|
|
|
set_irq_chip(i, &cic_chip);
|
2006-11-23 12:41:32 +01:00
|
|
|
set_irq_handler(i, handle_level_irq);
|
2005-04-17 00:20:36 +02:00
|
|
|
set_irq_flags(i, IRQF_VALID);
|
|
|
|
}
|
|
|
|
|
|
|
|
sic_writel(0x00000fff, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
|
|
|
|
sic_writel(0x00000fff, INTCP_VA_SIC_BASE + FIQ_ENABLE_CLEAR);
|
|
|
|
|
|
|
|
for (i = IRQ_SIC_START; i <= IRQ_SIC_END; i++) {
|
|
|
|
set_irq_chip(i, &sic_chip);
|
2006-11-23 12:41:32 +01:00
|
|
|
set_irq_handler(i, handle_level_irq);
|
2005-04-17 00:20:36 +02:00
|
|
|
set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
|
|
|
|
}
|
|
|
|
|
2006-06-10 13:42:12 +02:00
|
|
|
set_irq_chained_handler(IRQ_CP_CPPLDINT, sic_handle_irq);
|
2005-04-17 00:20:36 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Clock handling
|
|
|
|
*/
|
2010-01-14 21:09:34 +01:00
|
|
|
#define CM_LOCK (__io_address(INTEGRATOR_HDR_BASE)+INTEGRATOR_HDR_LOCK_OFFSET)
|
|
|
|
#define CM_AUXOSC (__io_address(INTEGRATOR_HDR_BASE)+0x1c)
|
2005-04-17 00:20:36 +02:00
|
|
|
|
2010-01-16 17:27:28 +01:00
|
|
|
static const struct icst_params cp_auxvco_params = {
|
2010-01-16 18:28:44 +01:00
|
|
|
.ref = 24000000,
|
2010-01-16 19:08:47 +01:00
|
|
|
.vco_max = ICST525_VCO_MAX_5V,
|
2010-01-16 20:49:39 +01:00
|
|
|
.vco_min = ICST525_VCO_MIN,
|
2005-04-17 00:20:36 +02:00
|
|
|
.vd_min = 8,
|
|
|
|
.vd_max = 263,
|
|
|
|
.rd_min = 3,
|
|
|
|
.rd_max = 65,
|
2010-01-16 20:46:19 +01:00
|
|
|
.s2div = icst525_s2div,
|
|
|
|
.idx2s = icst525_idx2s,
|
2005-04-17 00:20:36 +02:00
|
|
|
};
|
|
|
|
|
2010-01-16 17:27:28 +01:00
|
|
|
static void cp_auxvco_set(struct clk *clk, struct icst_vco vco)
|
2005-04-17 00:20:36 +02:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
2010-01-14 21:09:34 +01:00
|
|
|
val = readl(clk->vcoreg) & ~0x7ffff;
|
2005-04-17 00:20:36 +02:00
|
|
|
val |= vco.v | (vco.r << 9) | (vco.s << 16);
|
|
|
|
|
|
|
|
writel(0xa05f, CM_LOCK);
|
2010-01-14 21:09:34 +01:00
|
|
|
writel(val, clk->vcoreg);
|
2005-04-17 00:20:36 +02:00
|
|
|
writel(0, CM_LOCK);
|
|
|
|
}
|
|
|
|
|
2010-03-01 17:18:39 +01:00
|
|
|
static const struct clk_ops cp_auxclk_ops = {
|
|
|
|
.round = icst_clk_round,
|
|
|
|
.set = icst_clk_set,
|
|
|
|
.setvco = cp_auxvco_set,
|
|
|
|
};
|
|
|
|
|
2008-11-08 21:08:08 +01:00
|
|
|
static struct clk cp_auxclk = {
|
2010-03-01 17:18:39 +01:00
|
|
|
.ops = &cp_auxclk_ops,
|
2005-04-17 00:20:36 +02:00
|
|
|
.params = &cp_auxvco_params,
|
2010-01-14 21:09:34 +01:00
|
|
|
.vcoreg = CM_AUXOSC,
|
2005-04-17 00:20:36 +02:00
|
|
|
};
|
|
|
|
|
2008-11-08 21:08:08 +01:00
|
|
|
static struct clk_lookup cp_lookups[] = {
|
|
|
|
{ /* CLCD */
|
|
|
|
.dev_id = "mb:c0",
|
|
|
|
.clk = &cp_auxclk,
|
|
|
|
},
|
2005-04-17 00:20:36 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Flash handling.
|
|
|
|
*/
|
|
|
|
static int intcp_flash_init(void)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
|
|
|
|
val |= CINTEGRATOR_FLASHPROG_FLWREN;
|
|
|
|
writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void intcp_flash_exit(void)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
|
|
|
|
val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
|
|
|
|
writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void intcp_flash_set_vpp(int on)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
|
|
|
|
if (on)
|
|
|
|
val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
|
|
|
|
else
|
|
|
|
val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
|
|
|
|
writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct flash_platform_data intcp_flash_data = {
|
|
|
|
.map_name = "cfi_probe",
|
|
|
|
.width = 4,
|
|
|
|
.init = intcp_flash_init,
|
|
|
|
.exit = intcp_flash_exit,
|
|
|
|
.set_vpp = intcp_flash_set_vpp,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct resource intcp_flash_resource = {
|
|
|
|
.start = INTCP_PA_FLASH_BASE,
|
|
|
|
.end = INTCP_PA_FLASH_BASE + INTCP_FLASH_SIZE - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device intcp_flash_device = {
|
|
|
|
.name = "armflash",
|
|
|
|
.id = 0,
|
|
|
|
.dev = {
|
|
|
|
.platform_data = &intcp_flash_data,
|
|
|
|
},
|
|
|
|
.num_resources = 1,
|
|
|
|
.resource = &intcp_flash_resource,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct resource smc91x_resources[] = {
|
|
|
|
[0] = {
|
2010-01-17 20:59:58 +01:00
|
|
|
.start = INTEGRATOR_CP_ETH_BASE,
|
|
|
|
.end = INTEGRATOR_CP_ETH_BASE + INTCP_ETH_SIZE - 1,
|
2005-04-17 00:20:36 +02:00
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.start = IRQ_CP_ETHINT,
|
|
|
|
.end = IRQ_CP_ETHINT,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device smc91x_device = {
|
|
|
|
.name = "smc91x",
|
|
|
|
.id = 0,
|
|
|
|
.num_resources = ARRAY_SIZE(smc91x_resources),
|
|
|
|
.resource = smc91x_resources,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device *intcp_devs[] __initdata = {
|
|
|
|
&intcp_flash_device,
|
|
|
|
&smc91x_device,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* It seems that the card insertion interrupt remains active after
|
|
|
|
* we've acknowledged it. We therefore ignore the interrupt, and
|
|
|
|
* rely on reading it from the SIC. This also means that we must
|
|
|
|
* clear the latched interrupt.
|
|
|
|
*/
|
|
|
|
static unsigned int mmc_status(struct device *dev)
|
|
|
|
{
|
2010-01-17 21:45:12 +01:00
|
|
|
unsigned int status = readl(IO_ADDRESS(0xca000000 + 4));
|
|
|
|
writel(8, IO_ADDRESS(INTEGRATOR_CP_CTL_BASE + 8));
|
2005-04-17 00:20:36 +02:00
|
|
|
|
|
|
|
return status & 8;
|
|
|
|
}
|
|
|
|
|
2009-09-22 15:29:36 +02:00
|
|
|
static struct mmci_platform_data mmc_data = {
|
2005-04-17 00:20:36 +02:00
|
|
|
.ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
|
|
|
|
.status = mmc_status,
|
2009-07-09 16:15:12 +02:00
|
|
|
.gpio_wp = -1,
|
|
|
|
.gpio_cd = -1,
|
2005-04-17 00:20:36 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct amba_device mmc_device = {
|
|
|
|
.dev = {
|
2009-01-06 19:44:43 +01:00
|
|
|
.init_name = "mb:1c",
|
2005-04-17 00:20:36 +02:00
|
|
|
.platform_data = &mmc_data,
|
|
|
|
},
|
|
|
|
.res = {
|
2010-01-17 20:59:58 +01:00
|
|
|
.start = INTEGRATOR_CP_MMC_BASE,
|
|
|
|
.end = INTEGRATOR_CP_MMC_BASE + SZ_4K - 1,
|
2005-04-17 00:20:36 +02:00
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
.irq = { IRQ_CP_MMCIINT0, IRQ_CP_MMCIINT1 },
|
|
|
|
.periphid = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct amba_device aaci_device = {
|
|
|
|
.dev = {
|
2009-01-06 19:44:43 +01:00
|
|
|
.init_name = "mb:1d",
|
2005-04-17 00:20:36 +02:00
|
|
|
},
|
|
|
|
.res = {
|
2010-01-17 20:59:58 +01:00
|
|
|
.start = INTEGRATOR_CP_AACI_BASE,
|
|
|
|
.end = INTEGRATOR_CP_AACI_BASE + SZ_4K - 1,
|
2005-04-17 00:20:36 +02:00
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
.irq = { IRQ_CP_AACIINT, NO_IRQ },
|
|
|
|
.periphid = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* CLCD support
|
|
|
|
*/
|
|
|
|
static struct clcd_panel vga = {
|
|
|
|
.mode = {
|
|
|
|
.name = "VGA",
|
|
|
|
.refresh = 60,
|
|
|
|
.xres = 640,
|
|
|
|
.yres = 480,
|
|
|
|
.pixclock = 39721,
|
|
|
|
.left_margin = 40,
|
|
|
|
.right_margin = 24,
|
|
|
|
.upper_margin = 32,
|
|
|
|
.lower_margin = 11,
|
|
|
|
.hsync_len = 96,
|
|
|
|
.vsync_len = 2,
|
|
|
|
.sync = 0,
|
|
|
|
.vmode = FB_VMODE_NONINTERLACED,
|
|
|
|
},
|
|
|
|
.width = -1,
|
|
|
|
.height = -1,
|
|
|
|
.tim2 = TIM2_BCD | TIM2_IPC,
|
|
|
|
.cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
|
|
|
|
.bpp = 16,
|
|
|
|
.grayscale = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Ensure VGA is selected.
|
|
|
|
*/
|
|
|
|
static void cp_clcd_enable(struct clcd_fb *fb)
|
|
|
|
{
|
2005-05-01 00:32:38 +02:00
|
|
|
u32 val;
|
|
|
|
|
|
|
|
if (fb->fb.var.bits_per_pixel <= 8)
|
|
|
|
val = CM_CTRL_LCDMUXSEL_VGA_8421BPP;
|
|
|
|
else if (fb->fb.var.bits_per_pixel <= 16)
|
2006-01-28 21:54:50 +01:00
|
|
|
val = CM_CTRL_LCDMUXSEL_VGA_16BPP
|
|
|
|
| CM_CTRL_LCDEN0 | CM_CTRL_LCDEN1
|
|
|
|
| CM_CTRL_STATIC1 | CM_CTRL_STATIC2;
|
2005-05-01 00:32:38 +02:00
|
|
|
else
|
|
|
|
val = 0; /* no idea for this, don't trust the docs */
|
|
|
|
|
|
|
|
cm_control(CM_CTRL_LCDMUXSEL_MASK|
|
|
|
|
CM_CTRL_LCDEN0|
|
|
|
|
CM_CTRL_LCDEN1|
|
|
|
|
CM_CTRL_STATIC1|
|
|
|
|
CM_CTRL_STATIC2|
|
|
|
|
CM_CTRL_STATIC|
|
|
|
|
CM_CTRL_n24BITEN, val);
|
2005-04-17 00:20:36 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long framesize = SZ_1M;
|
|
|
|
|
|
|
|
static int cp_clcd_setup(struct clcd_fb *fb)
|
|
|
|
{
|
|
|
|
dma_addr_t dma;
|
|
|
|
|
|
|
|
fb->panel = &vga;
|
|
|
|
|
|
|
|
fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
|
|
|
|
&dma, GFP_KERNEL);
|
|
|
|
if (!fb->fb.screen_base) {
|
|
|
|
printk(KERN_ERR "CLCD: unable to map framebuffer\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
fb->fb.fix.smem_start = dma;
|
|
|
|
fb->fb.fix.smem_len = framesize;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int cp_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
|
|
|
|
{
|
|
|
|
return dma_mmap_writecombine(&fb->dev->dev, vma,
|
|
|
|
fb->fb.screen_base,
|
|
|
|
fb->fb.fix.smem_start,
|
|
|
|
fb->fb.fix.smem_len);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void cp_clcd_remove(struct clcd_fb *fb)
|
|
|
|
{
|
|
|
|
dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
|
|
|
|
fb->fb.screen_base, fb->fb.fix.smem_start);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct clcd_board clcd_data = {
|
|
|
|
.name = "Integrator/CP",
|
|
|
|
.check = clcdfb_check,
|
|
|
|
.decode = clcdfb_decode,
|
|
|
|
.enable = cp_clcd_enable,
|
|
|
|
.setup = cp_clcd_setup,
|
|
|
|
.mmap = cp_clcd_mmap,
|
|
|
|
.remove = cp_clcd_remove,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct amba_device clcd_device = {
|
|
|
|
.dev = {
|
2009-01-06 19:44:43 +01:00
|
|
|
.init_name = "mb:c0",
|
2005-04-17 00:20:36 +02:00
|
|
|
.coherent_dma_mask = ~0,
|
|
|
|
.platform_data = &clcd_data,
|
|
|
|
},
|
|
|
|
.res = {
|
|
|
|
.start = INTCP_PA_CLCD_BASE,
|
|
|
|
.end = INTCP_PA_CLCD_BASE + SZ_4K - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
.dma_mask = ~0,
|
|
|
|
.irq = { IRQ_CP_CLCDCINT, NO_IRQ },
|
|
|
|
.periphid = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct amba_device *amba_devs[] __initdata = {
|
|
|
|
&mmc_device,
|
|
|
|
&aaci_device,
|
|
|
|
&clcd_device,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void __init intcp_init(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2010-01-12 13:28:00 +01:00
|
|
|
clkdev_add_table(cp_lookups, ARRAY_SIZE(cp_lookups));
|
2005-04-17 00:20:36 +02:00
|
|
|
platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs));
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
|
|
|
|
struct amba_device *d = amba_devs[i];
|
|
|
|
amba_device_register(d, &iomem_resource);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-01-17 00:52:12 +01:00
|
|
|
#define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
|
|
|
|
#define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
|
|
|
|
#define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
|
2005-04-17 00:20:36 +02:00
|
|
|
|
|
|
|
static void __init intcp_timer_init(void)
|
|
|
|
{
|
2010-01-17 00:52:12 +01:00
|
|
|
writel(0, TIMER0_VA_BASE + TIMER_CTRL);
|
|
|
|
writel(0, TIMER1_VA_BASE + TIMER_CTRL);
|
|
|
|
writel(0, TIMER2_VA_BASE + TIMER_CTRL);
|
|
|
|
|
|
|
|
sp804_clocksource_init(TIMER2_VA_BASE);
|
|
|
|
sp804_clockevents_init(TIMER1_VA_BASE, IRQ_TIMERINT1);
|
2005-04-17 00:20:36 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct sys_timer cp_timer = {
|
|
|
|
.init = intcp_timer_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
MACHINE_START(CINTEGRATOR, "ARM-IntegratorCP")
|
2005-07-03 18:38:58 +02:00
|
|
|
/* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
|
|
|
|
.boot_params = 0x00000100,
|
|
|
|
.map_io = intcp_map_io,
|
2010-05-22 19:18:57 +02:00
|
|
|
.reserve = integrator_reserve,
|
2005-07-03 18:38:58 +02:00
|
|
|
.init_irq = intcp_init_irq,
|
2005-04-17 00:20:36 +02:00
|
|
|
.timer = &cp_timer,
|
2005-07-03 18:38:58 +02:00
|
|
|
.init_machine = intcp_init,
|
2005-04-17 00:20:36 +02:00
|
|
|
MACHINE_END
|