2008-08-20 05:49:59 +02:00
|
|
|
#include <linux/interrupt.h>
|
2008-07-10 20:16:40 +02:00
|
|
|
#include <linux/dmar.h>
|
2008-07-10 20:16:43 +02:00
|
|
|
#include <linux/spinlock.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 09:04:11 +01:00
|
|
|
#include <linux/slab.h>
|
2008-07-10 20:16:43 +02:00
|
|
|
#include <linux/jiffies.h>
|
2009-08-04 21:07:08 +02:00
|
|
|
#include <linux/hpet.h>
|
2008-07-10 20:16:43 +02:00
|
|
|
#include <linux/pci.h>
|
2008-07-10 20:16:44 +02:00
|
|
|
#include <linux/irq.h>
|
2008-07-10 20:16:40 +02:00
|
|
|
#include <asm/io_apic.h>
|
2008-12-12 22:14:18 +01:00
|
|
|
#include <asm/smp.h>
|
2009-01-07 17:08:59 +01:00
|
|
|
#include <asm/cpu.h>
|
2008-09-09 17:37:29 +02:00
|
|
|
#include <linux/intel-iommu.h>
|
2009-04-06 17:45:28 +02:00
|
|
|
#include <acpi/acpi.h>
|
2012-03-30 20:47:08 +02:00
|
|
|
#include <asm/irq_remapping.h>
|
2009-05-22 18:41:15 +02:00
|
|
|
#include <asm/pci-direct.h>
|
2012-03-30 20:47:05 +02:00
|
|
|
#include <asm/msidef.h>
|
2008-07-10 20:16:40 +02:00
|
|
|
|
2012-03-30 20:47:08 +02:00
|
|
|
#include "irq_remapping.h"
|
2012-03-30 20:47:00 +02:00
|
|
|
|
2012-03-30 20:46:59 +02:00
|
|
|
struct ioapic_scope {
|
|
|
|
struct intel_iommu *iommu;
|
|
|
|
unsigned int id;
|
|
|
|
unsigned int bus; /* PCI bus number */
|
|
|
|
unsigned int devfn; /* PCI devfn number */
|
|
|
|
};
|
|
|
|
|
|
|
|
struct hpet_scope {
|
|
|
|
struct intel_iommu *iommu;
|
|
|
|
u8 id;
|
|
|
|
unsigned int bus;
|
|
|
|
unsigned int devfn;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0)
|
2012-03-30 20:47:02 +02:00
|
|
|
#define IRTE_DEST(dest) ((x2apic_mode) ? dest : dest << 8)
|
2012-03-30 20:46:59 +02:00
|
|
|
|
2008-07-10 20:16:40 +02:00
|
|
|
static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
|
2009-08-04 21:07:08 +02:00
|
|
|
static struct hpet_scope ir_hpet[MAX_HPET_TBS];
|
|
|
|
static int ir_ioapic_num, ir_hpet_num;
|
2010-07-20 20:06:49 +02:00
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
static DEFINE_RAW_SPINLOCK(irq_2_ir_lock);
|
2010-10-10 12:34:27 +02:00
|
|
|
|
2008-08-20 05:50:21 +02:00
|
|
|
static struct irq_2_iommu *irq_2_iommu(unsigned int irq)
|
|
|
|
{
|
2011-03-28 17:49:12 +02:00
|
|
|
struct irq_cfg *cfg = irq_get_chip_data(irq);
|
2010-10-10 12:29:27 +02:00
|
|
|
return cfg ? &cfg->irq_2_iommu : NULL;
|
2008-12-06 03:58:31 +01:00
|
|
|
}
|
|
|
|
|
2008-07-10 20:16:44 +02:00
|
|
|
int get_irte(int irq, struct irte *entry)
|
|
|
|
{
|
2010-10-10 12:34:27 +02:00
|
|
|
struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
|
2009-03-17 01:04:53 +01:00
|
|
|
unsigned long flags;
|
2010-10-10 12:34:27 +02:00
|
|
|
int index;
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2010-10-10 12:34:27 +02:00
|
|
|
if (!entry || !irq_iommu)
|
2008-07-10 20:16:44 +02:00
|
|
|
return -1;
|
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2008-08-20 05:50:21 +02:00
|
|
|
index = irq_iommu->irte_index + irq_iommu->sub_handle;
|
|
|
|
*entry = *(irq_iommu->iommu->ir_table->base + index);
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
|
2008-07-10 20:16:44 +02:00
|
|
|
{
|
|
|
|
struct ir_table *table = iommu->ir_table;
|
2010-10-10 12:34:27 +02:00
|
|
|
struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
|
2008-07-10 20:16:44 +02:00
|
|
|
u16 index, start_index;
|
|
|
|
unsigned int mask = 0;
|
2009-03-17 01:04:53 +01:00
|
|
|
unsigned long flags;
|
2008-07-10 20:16:44 +02:00
|
|
|
int i;
|
|
|
|
|
2010-10-10 12:34:27 +02:00
|
|
|
if (!count || !irq_iommu)
|
2008-08-20 05:50:21 +02:00
|
|
|
return -1;
|
|
|
|
|
2008-07-10 20:16:44 +02:00
|
|
|
/*
|
|
|
|
* start the IRTE search from index 0.
|
|
|
|
*/
|
|
|
|
index = start_index = 0;
|
|
|
|
|
|
|
|
if (count > 1) {
|
|
|
|
count = __roundup_pow_of_two(count);
|
|
|
|
mask = ilog2(count);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (mask > ecap_max_handle_mask(iommu->ecap)) {
|
|
|
|
printk(KERN_ERR
|
|
|
|
"Requested mask %x exceeds the max invalidation handle"
|
|
|
|
" mask value %Lx\n", mask,
|
|
|
|
ecap_max_handle_mask(iommu->ecap));
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
do {
|
|
|
|
for (i = index; i < index + count; i++)
|
|
|
|
if (table->base[i].present)
|
|
|
|
break;
|
|
|
|
/* empty index found */
|
|
|
|
if (i == index + count)
|
|
|
|
break;
|
|
|
|
|
|
|
|
index = (index + count) % INTR_REMAP_TABLE_ENTRIES;
|
|
|
|
|
|
|
|
if (index == start_index) {
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
printk(KERN_ERR "can't allocate an IRTE\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
} while (1);
|
|
|
|
|
|
|
|
for (i = index; i < index + count; i++)
|
|
|
|
table->base[i].present = 1;
|
|
|
|
|
2008-08-20 05:50:21 +02:00
|
|
|
irq_iommu->iommu = iommu;
|
|
|
|
irq_iommu->irte_index = index;
|
|
|
|
irq_iommu->sub_handle = 0;
|
|
|
|
irq_iommu->irte_mask = mask;
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
|
|
|
|
return index;
|
|
|
|
}
|
|
|
|
|
2009-01-04 09:28:52 +01:00
|
|
|
static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
|
2008-07-10 20:16:44 +02:00
|
|
|
{
|
|
|
|
struct qi_desc desc;
|
|
|
|
|
|
|
|
desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
|
|
|
|
| QI_IEC_SELECTIVE;
|
|
|
|
desc.high = 0;
|
|
|
|
|
2009-01-04 09:28:52 +01:00
|
|
|
return qi_submit_sync(&desc, iommu);
|
2008-07-10 20:16:44 +02:00
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static int map_irq_to_irte_handle(int irq, u16 *sub_handle)
|
2008-07-10 20:16:44 +02:00
|
|
|
{
|
2010-10-10 12:34:27 +02:00
|
|
|
struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
|
2009-03-17 01:04:53 +01:00
|
|
|
unsigned long flags;
|
2010-10-10 12:34:27 +02:00
|
|
|
int index;
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2010-10-10 12:34:27 +02:00
|
|
|
if (!irq_iommu)
|
2008-07-10 20:16:44 +02:00
|
|
|
return -1;
|
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
|
2008-08-20 05:50:21 +02:00
|
|
|
*sub_handle = irq_iommu->sub_handle;
|
|
|
|
index = irq_iommu->irte_index;
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
return index;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, u16 subhandle)
|
2008-07-10 20:16:44 +02:00
|
|
|
{
|
2010-10-10 12:34:27 +02:00
|
|
|
struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
|
2009-03-17 01:04:53 +01:00
|
|
|
unsigned long flags;
|
2008-08-20 05:50:21 +02:00
|
|
|
|
2010-10-10 12:34:27 +02:00
|
|
|
if (!irq_iommu)
|
2008-12-06 03:58:31 +01:00
|
|
|
return -1;
|
2010-10-10 12:34:27 +02:00
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
|
2008-12-06 03:58:31 +01:00
|
|
|
|
2008-08-20 05:50:21 +02:00
|
|
|
irq_iommu->iommu = iommu;
|
|
|
|
irq_iommu->irte_index = index;
|
|
|
|
irq_iommu->sub_handle = subhandle;
|
|
|
|
irq_iommu->irte_mask = 0;
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static int modify_irte(int irq, struct irte *irte_modified)
|
2008-07-10 20:16:44 +02:00
|
|
|
{
|
2010-10-10 12:34:27 +02:00
|
|
|
struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
|
2008-07-10 20:16:44 +02:00
|
|
|
struct intel_iommu *iommu;
|
2009-03-17 01:04:53 +01:00
|
|
|
unsigned long flags;
|
2010-10-10 12:34:27 +02:00
|
|
|
struct irte *irte;
|
|
|
|
int rc, index;
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2010-10-10 12:34:27 +02:00
|
|
|
if (!irq_iommu)
|
2008-07-10 20:16:44 +02:00
|
|
|
return -1;
|
2010-10-10 12:34:27 +02:00
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2008-08-20 05:50:21 +02:00
|
|
|
iommu = irq_iommu->iommu;
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2008-08-20 05:50:21 +02:00
|
|
|
index = irq_iommu->irte_index + irq_iommu->sub_handle;
|
2008-07-10 20:16:44 +02:00
|
|
|
irte = &iommu->ir_table->base[index];
|
|
|
|
|
2010-08-06 20:02:31 +02:00
|
|
|
set_64bit(&irte->low, irte_modified->low);
|
|
|
|
set_64bit(&irte->high, irte_modified->high);
|
2008-07-10 20:16:44 +02:00
|
|
|
__iommu_flush_cache(iommu, irte, sizeof(*irte));
|
|
|
|
|
2009-01-04 09:28:52 +01:00
|
|
|
rc = qi_flush_iec(iommu, index, 0);
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
|
2009-01-04 09:28:52 +01:00
|
|
|
|
|
|
|
return rc;
|
2008-07-10 20:16:44 +02:00
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static struct intel_iommu *map_hpet_to_ir(u8 hpet_id)
|
2009-08-04 21:07:08 +02:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < MAX_HPET_TBS; i++)
|
|
|
|
if (ir_hpet[i].id == hpet_id)
|
|
|
|
return ir_hpet[i].iommu;
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static struct intel_iommu *map_ioapic_to_ir(int apic)
|
x64, x2apic/intr-remap: IO-APIC support for interrupt-remapping
IO-APIC support in the presence of interrupt-remapping infrastructure.
IO-APIC RTE will be programmed with interrupt-remapping table entry(IRTE)
index and the IRTE will contain information about the vector, cpu destination,
trigger mode etc, which traditionally was present in the IO-APIC RTE.
Introduce a new irq_chip for cleaner irq migration (in the process
context as opposed to the current irq migration in the context of an interrupt.
interrupt-remapping infrastructure will help us achieve this cleanly).
For edge triggered, irq migration is a simple atomic update(of vector
and cpu destination) of IRTE and flush the hardware cache.
For level triggered, we need to modify the io-apic RTE aswell with the update
vector information, along with modifying IRTE with vector and cpu destination.
So irq migration for level triggered is little bit more complex compared to
edge triggered migration. But the good news is, we use the same algorithm
for level triggered migration as we have today, only difference being,
we now initiate the irq migration from process context instead of the
interrupt context.
In future, when we do a directed EOI (combined with cpu EOI broadcast
suppression) to the IO-APIC, level triggered irq migration will also be
as simple as edge triggered migration and we can do the irq migration
with a simple atomic update to IO-APIC RTE.
TBD: some tests/changes needed in the presence of fixup_irqs() for
level triggered irq migration.
Signed-off-by: Suresh Siddha <suresh.b.siddha@intel.com>
Cc: akpm@linux-foundation.org
Cc: arjan@linux.intel.com
Cc: andi@firstfloor.org
Cc: ebiederm@xmission.com
Cc: jbarnes@virtuousgeek.org
Cc: steiner@sgi.com
Signed-off-by: Ingo Molnar <mingo@elte.hu>
2008-07-10 20:16:56 +02:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < MAX_IO_APICS; i++)
|
|
|
|
if (ir_ioapic[i].id == apic)
|
|
|
|
return ir_ioapic[i].iommu;
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
|
2008-07-10 20:16:57 +02:00
|
|
|
{
|
|
|
|
struct dmar_drhd_unit *drhd;
|
|
|
|
|
|
|
|
drhd = dmar_find_matched_drhd_unit(dev);
|
|
|
|
if (!drhd)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return drhd->iommu;
|
|
|
|
}
|
|
|
|
|
2009-05-22 18:41:14 +02:00
|
|
|
static int clear_entries(struct irq_2_iommu *irq_iommu)
|
|
|
|
{
|
|
|
|
struct irte *start, *entry, *end;
|
|
|
|
struct intel_iommu *iommu;
|
|
|
|
int index;
|
|
|
|
|
|
|
|
if (irq_iommu->sub_handle)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
iommu = irq_iommu->iommu;
|
|
|
|
index = irq_iommu->irte_index + irq_iommu->sub_handle;
|
|
|
|
|
|
|
|
start = iommu->ir_table->base + index;
|
|
|
|
end = start + (1 << irq_iommu->irte_mask);
|
|
|
|
|
|
|
|
for (entry = start; entry < end; entry++) {
|
2010-08-06 20:02:31 +02:00
|
|
|
set_64bit(&entry->low, 0);
|
|
|
|
set_64bit(&entry->high, 0);
|
2009-05-22 18:41:14 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
return qi_flush_iec(iommu, index, irq_iommu->irte_mask);
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:04 +02:00
|
|
|
static int free_irte(int irq)
|
2008-07-10 20:16:44 +02:00
|
|
|
{
|
2010-10-10 12:34:27 +02:00
|
|
|
struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
|
2009-03-17 01:04:53 +01:00
|
|
|
unsigned long flags;
|
2010-10-10 12:34:27 +02:00
|
|
|
int rc;
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2010-10-10 12:34:27 +02:00
|
|
|
if (!irq_iommu)
|
2008-07-10 20:16:44 +02:00
|
|
|
return -1;
|
2010-10-10 12:34:27 +02:00
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2009-05-22 18:41:14 +02:00
|
|
|
rc = clear_entries(irq_iommu);
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2008-08-20 05:50:21 +02:00
|
|
|
irq_iommu->iommu = NULL;
|
|
|
|
irq_iommu->irte_index = 0;
|
|
|
|
irq_iommu->sub_handle = 0;
|
|
|
|
irq_iommu->irte_mask = 0;
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2011-07-19 16:28:19 +02:00
|
|
|
raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
|
2008-07-10 20:16:44 +02:00
|
|
|
|
2009-01-04 09:28:52 +01:00
|
|
|
return rc;
|
2008-07-10 20:16:44 +02:00
|
|
|
}
|
|
|
|
|
2009-05-22 18:41:15 +02:00
|
|
|
/*
|
|
|
|
* source validation type
|
|
|
|
*/
|
|
|
|
#define SVT_NO_VERIFY 0x0 /* no verification is required */
|
2011-03-31 03:57:33 +02:00
|
|
|
#define SVT_VERIFY_SID_SQ 0x1 /* verify using SID and SQ fields */
|
2009-05-22 18:41:15 +02:00
|
|
|
#define SVT_VERIFY_BUS 0x2 /* verify bus of request-id */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* source-id qualifier
|
|
|
|
*/
|
|
|
|
#define SQ_ALL_16 0x0 /* verify all 16 bits of request-id */
|
|
|
|
#define SQ_13_IGNORE_1 0x1 /* verify most significant 13 bits, ignore
|
|
|
|
* the third least significant bit
|
|
|
|
*/
|
|
|
|
#define SQ_13_IGNORE_2 0x2 /* verify most significant 13 bits, ignore
|
|
|
|
* the second and third least significant bits
|
|
|
|
*/
|
|
|
|
#define SQ_13_IGNORE_3 0x3 /* verify most significant 13 bits, ignore
|
|
|
|
* the least three significant bits
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* set SVT, SQ and SID fields of irte to verify
|
|
|
|
* source ids of interrupt requests
|
|
|
|
*/
|
|
|
|
static void set_irte_sid(struct irte *irte, unsigned int svt,
|
|
|
|
unsigned int sq, unsigned int sid)
|
|
|
|
{
|
2010-07-20 20:06:49 +02:00
|
|
|
if (disable_sourceid_checking)
|
|
|
|
svt = SVT_NO_VERIFY;
|
2009-05-22 18:41:15 +02:00
|
|
|
irte->svt = svt;
|
|
|
|
irte->sq = sq;
|
|
|
|
irte->sid = sid;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static int set_ioapic_sid(struct irte *irte, int apic)
|
2009-05-22 18:41:15 +02:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
u16 sid = 0;
|
|
|
|
|
|
|
|
if (!irte)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
for (i = 0; i < MAX_IO_APICS; i++) {
|
|
|
|
if (ir_ioapic[i].id == apic) {
|
|
|
|
sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (sid == 0) {
|
|
|
|
pr_warning("Failed to set source-id of IOAPIC (%d)\n", apic);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
set_irte_sid(irte, 1, 0, sid);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static int set_hpet_sid(struct irte *irte, u8 id)
|
2009-08-04 21:07:08 +02:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
u16 sid = 0;
|
|
|
|
|
|
|
|
if (!irte)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
for (i = 0; i < MAX_HPET_TBS; i++) {
|
|
|
|
if (ir_hpet[i].id == id) {
|
|
|
|
sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (sid == 0) {
|
|
|
|
pr_warning("Failed to set source-id of HPET block (%d)\n", id);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Should really use SQ_ALL_16. Some platforms are broken.
|
|
|
|
* While we figure out the right quirks for these broken platforms, use
|
|
|
|
* SQ_13_IGNORE_3 for now.
|
|
|
|
*/
|
|
|
|
set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:06 +02:00
|
|
|
static int set_msi_sid(struct irte *irte, struct pci_dev *dev)
|
2009-05-22 18:41:15 +02:00
|
|
|
{
|
|
|
|
struct pci_dev *bridge;
|
|
|
|
|
|
|
|
if (!irte || !dev)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
/* PCIe device or Root Complex integrated PCI device */
|
2009-11-11 06:36:17 +01:00
|
|
|
if (pci_is_pcie(dev) || !dev->bus->parent) {
|
2009-05-22 18:41:15 +02:00
|
|
|
set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
|
|
|
|
(dev->bus->number << 8) | dev->devfn);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
bridge = pci_find_upstream_pcie_bridge(dev);
|
|
|
|
if (bridge) {
|
2009-12-03 12:49:24 +01:00
|
|
|
if (pci_is_pcie(bridge))/* this is a PCIe-to-PCI/PCIX bridge */
|
2009-05-22 18:41:15 +02:00
|
|
|
set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16,
|
|
|
|
(bridge->bus->number << 8) | dev->bus->number);
|
|
|
|
else /* this is a legacy PCI bridge */
|
|
|
|
set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
|
|
|
|
(bridge->bus->number << 8) | bridge->devfn);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode)
|
2008-07-10 20:16:43 +02:00
|
|
|
{
|
|
|
|
u64 addr;
|
2009-05-10 21:30:58 +02:00
|
|
|
u32 sts;
|
2008-07-10 20:16:43 +02:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
addr = virt_to_phys((void *)iommu->ir_table->base);
|
|
|
|
|
2011-07-19 16:19:51 +02:00
|
|
|
raw_spin_lock_irqsave(&iommu->register_lock, flags);
|
2008-07-10 20:16:43 +02:00
|
|
|
|
|
|
|
dmar_writeq(iommu->reg + DMAR_IRTA_REG,
|
|
|
|
(addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);
|
|
|
|
|
|
|
|
/* Set interrupt-remapping table pointer */
|
2009-04-03 11:15:47 +02:00
|
|
|
iommu->gcmd |= DMA_GCMD_SIRTP;
|
2009-05-10 21:30:58 +02:00
|
|
|
writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
|
2008-07-10 20:16:43 +02:00
|
|
|
|
|
|
|
IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
|
|
|
|
readl, (sts & DMA_GSTS_IRTPS), sts);
|
2011-07-19 16:19:51 +02:00
|
|
|
raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
|
2008-07-10 20:16:43 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* global invalidation of interrupt entry cache before enabling
|
|
|
|
* interrupt-remapping.
|
|
|
|
*/
|
|
|
|
qi_global_iec(iommu);
|
|
|
|
|
2011-07-19 16:19:51 +02:00
|
|
|
raw_spin_lock_irqsave(&iommu->register_lock, flags);
|
2008-07-10 20:16:43 +02:00
|
|
|
|
|
|
|
/* Enable interrupt-remapping */
|
|
|
|
iommu->gcmd |= DMA_GCMD_IRE;
|
2009-05-10 21:30:58 +02:00
|
|
|
writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
|
2008-07-10 20:16:43 +02:00
|
|
|
|
|
|
|
IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
|
|
|
|
readl, (sts & DMA_GSTS_IRES), sts);
|
|
|
|
|
2011-07-19 16:19:51 +02:00
|
|
|
raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
|
2008-07-10 20:16:43 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
static int intel_setup_irq_remapping(struct intel_iommu *iommu, int mode)
|
2008-07-10 20:16:43 +02:00
|
|
|
{
|
|
|
|
struct ir_table *ir_table;
|
|
|
|
struct page *pages;
|
|
|
|
|
|
|
|
ir_table = iommu->ir_table = kzalloc(sizeof(struct ir_table),
|
2009-03-17 01:05:05 +01:00
|
|
|
GFP_ATOMIC);
|
2008-07-10 20:16:43 +02:00
|
|
|
|
|
|
|
if (!iommu->ir_table)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2009-10-02 20:01:23 +02:00
|
|
|
pages = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO,
|
|
|
|
INTR_REMAP_PAGE_ORDER);
|
2008-07-10 20:16:43 +02:00
|
|
|
|
|
|
|
if (!pages) {
|
|
|
|
printk(KERN_ERR "failed to allocate pages of order %d\n",
|
|
|
|
INTR_REMAP_PAGE_ORDER);
|
|
|
|
kfree(iommu->ir_table);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
ir_table->base = page_address(pages);
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
iommu_set_irq_remapping(iommu, mode);
|
2008-07-10 20:16:43 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-03-17 01:04:56 +01:00
|
|
|
/*
|
|
|
|
* Disable Interrupt Remapping.
|
|
|
|
*/
|
2012-03-30 20:47:07 +02:00
|
|
|
static void iommu_disable_irq_remapping(struct intel_iommu *iommu)
|
2009-03-17 01:04:56 +01:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
u32 sts;
|
|
|
|
|
|
|
|
if (!ecap_ir_support(iommu->ecap))
|
|
|
|
return;
|
|
|
|
|
2009-03-27 22:22:44 +01:00
|
|
|
/*
|
|
|
|
* global invalidation of interrupt entry cache before disabling
|
|
|
|
* interrupt-remapping.
|
|
|
|
*/
|
|
|
|
qi_global_iec(iommu);
|
|
|
|
|
2011-07-19 16:19:51 +02:00
|
|
|
raw_spin_lock_irqsave(&iommu->register_lock, flags);
|
2009-03-17 01:04:56 +01:00
|
|
|
|
|
|
|
sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
|
|
|
|
if (!(sts & DMA_GSTS_IRES))
|
|
|
|
goto end;
|
|
|
|
|
|
|
|
iommu->gcmd &= ~DMA_GCMD_IRE;
|
|
|
|
writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
|
|
|
|
|
|
|
|
IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
|
|
|
|
readl, !(sts & DMA_GSTS_IRES), sts);
|
|
|
|
|
|
|
|
end:
|
2011-07-19 16:19:51 +02:00
|
|
|
raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
|
2009-03-17 01:04:56 +01:00
|
|
|
}
|
|
|
|
|
2011-08-24 02:05:18 +02:00
|
|
|
static int __init dmar_x2apic_optout(void)
|
|
|
|
{
|
|
|
|
struct acpi_table_dmar *dmar;
|
|
|
|
dmar = (struct acpi_table_dmar *)dmar_tbl;
|
|
|
|
if (!dmar || no_x2apic_optout)
|
|
|
|
return 0;
|
|
|
|
return dmar->flags & DMAR_X2APIC_OPT_OUT;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
static int __init intel_irq_remapping_supported(void)
|
2009-04-17 10:42:14 +02:00
|
|
|
{
|
|
|
|
struct dmar_drhd_unit *drhd;
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
if (disable_irq_remap)
|
2009-04-17 10:42:15 +02:00
|
|
|
return 0;
|
|
|
|
|
2009-09-09 18:05:39 +02:00
|
|
|
if (!dmar_ir_support())
|
|
|
|
return 0;
|
|
|
|
|
2009-04-17 10:42:14 +02:00
|
|
|
for_each_drhd_unit(drhd) {
|
|
|
|
struct intel_iommu *iommu = drhd->iommu;
|
|
|
|
|
|
|
|
if (!ecap_ir_support(iommu->ecap))
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
static int __init intel_enable_irq_remapping(void)
|
2008-07-10 20:16:43 +02:00
|
|
|
{
|
|
|
|
struct dmar_drhd_unit *drhd;
|
|
|
|
int setup = 0;
|
2011-08-24 02:05:18 +02:00
|
|
|
int eim = 0;
|
2008-07-10 20:16:43 +02:00
|
|
|
|
2009-09-07 16:58:07 +02:00
|
|
|
if (parse_ioapics_under_ir() != 1) {
|
|
|
|
printk(KERN_INFO "Not enable interrupt remapping\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2011-08-24 02:05:18 +02:00
|
|
|
if (x2apic_supported()) {
|
|
|
|
eim = !dmar_x2apic_optout();
|
|
|
|
WARN(!eim, KERN_WARNING
|
|
|
|
"Your BIOS is broken and requested that x2apic be disabled\n"
|
|
|
|
"This will leave your machine vulnerable to irq-injection attacks\n"
|
|
|
|
"Use 'intremap=no_x2apic_optout' to override BIOS request\n");
|
|
|
|
}
|
|
|
|
|
2009-03-17 01:04:57 +01:00
|
|
|
for_each_drhd_unit(drhd) {
|
|
|
|
struct intel_iommu *iommu = drhd->iommu;
|
|
|
|
|
2009-04-04 11:21:26 +02:00
|
|
|
/*
|
|
|
|
* If the queued invalidation is already initialized,
|
|
|
|
* shouldn't disable it.
|
|
|
|
*/
|
|
|
|
if (iommu->qi)
|
|
|
|
continue;
|
|
|
|
|
2009-03-17 01:04:57 +01:00
|
|
|
/*
|
|
|
|
* Clear previous faults.
|
|
|
|
*/
|
|
|
|
dmar_fault(-1, iommu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable intr remapping and queued invalidation, if already
|
|
|
|
* enabled prior to OS handover.
|
|
|
|
*/
|
2012-03-30 20:47:07 +02:00
|
|
|
iommu_disable_irq_remapping(iommu);
|
2009-03-17 01:04:57 +01:00
|
|
|
|
|
|
|
dmar_disable_qi(iommu);
|
|
|
|
}
|
|
|
|
|
2008-07-10 20:16:43 +02:00
|
|
|
/*
|
|
|
|
* check for the Interrupt-remapping support
|
|
|
|
*/
|
|
|
|
for_each_drhd_unit(drhd) {
|
|
|
|
struct intel_iommu *iommu = drhd->iommu;
|
|
|
|
|
|
|
|
if (!ecap_ir_support(iommu->ecap))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (eim && !ecap_eim_support(iommu->ecap)) {
|
|
|
|
printk(KERN_INFO "DRHD %Lx: EIM not supported by DRHD, "
|
|
|
|
" ecap %Lx\n", drhd->reg_base_addr, iommu->ecap);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable queued invalidation for all the DRHD's.
|
|
|
|
*/
|
|
|
|
for_each_drhd_unit(drhd) {
|
|
|
|
int ret;
|
|
|
|
struct intel_iommu *iommu = drhd->iommu;
|
|
|
|
ret = dmar_enable_qi(iommu);
|
|
|
|
|
|
|
|
if (ret) {
|
|
|
|
printk(KERN_ERR "DRHD %Lx: failed to enable queued, "
|
|
|
|
" invalidation, ecap %Lx, ret %d\n",
|
|
|
|
drhd->reg_base_addr, iommu->ecap, ret);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup Interrupt-remapping for all the DRHD's now.
|
|
|
|
*/
|
|
|
|
for_each_drhd_unit(drhd) {
|
|
|
|
struct intel_iommu *iommu = drhd->iommu;
|
|
|
|
|
|
|
|
if (!ecap_ir_support(iommu->ecap))
|
|
|
|
continue;
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
if (intel_setup_irq_remapping(iommu, eim))
|
2008-07-10 20:16:43 +02:00
|
|
|
goto error;
|
|
|
|
|
|
|
|
setup = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!setup)
|
|
|
|
goto error;
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
irq_remapping_enabled = 1;
|
2011-08-24 02:05:18 +02:00
|
|
|
pr_info("Enabled IRQ remapping in %s mode\n", eim ? "x2apic" : "xapic");
|
2008-07-10 20:16:43 +02:00
|
|
|
|
2011-08-24 02:05:18 +02:00
|
|
|
return eim ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE;
|
2008-07-10 20:16:43 +02:00
|
|
|
|
|
|
|
error:
|
|
|
|
/*
|
|
|
|
* handle error condition gracefully here!
|
|
|
|
*/
|
|
|
|
return -1;
|
|
|
|
}
|
2008-07-10 20:16:40 +02:00
|
|
|
|
2009-08-04 21:07:08 +02:00
|
|
|
static void ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope,
|
|
|
|
struct intel_iommu *iommu)
|
|
|
|
{
|
|
|
|
struct acpi_dmar_pci_path *path;
|
|
|
|
u8 bus;
|
|
|
|
int count;
|
|
|
|
|
|
|
|
bus = scope->bus;
|
|
|
|
path = (struct acpi_dmar_pci_path *)(scope + 1);
|
|
|
|
count = (scope->length - sizeof(struct acpi_dmar_device_scope))
|
|
|
|
/ sizeof(struct acpi_dmar_pci_path);
|
|
|
|
|
|
|
|
while (--count > 0) {
|
|
|
|
/*
|
|
|
|
* Access PCI directly due to the PCI
|
|
|
|
* subsystem isn't initialized yet.
|
|
|
|
*/
|
|
|
|
bus = read_pci_config_byte(bus, path->dev, path->fn,
|
|
|
|
PCI_SECONDARY_BUS);
|
|
|
|
path++;
|
|
|
|
}
|
|
|
|
ir_hpet[ir_hpet_num].bus = bus;
|
|
|
|
ir_hpet[ir_hpet_num].devfn = PCI_DEVFN(path->dev, path->fn);
|
|
|
|
ir_hpet[ir_hpet_num].iommu = iommu;
|
|
|
|
ir_hpet[ir_hpet_num].id = scope->enumeration_id;
|
|
|
|
ir_hpet_num++;
|
|
|
|
}
|
|
|
|
|
2009-05-22 18:41:15 +02:00
|
|
|
static void ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope,
|
|
|
|
struct intel_iommu *iommu)
|
|
|
|
{
|
|
|
|
struct acpi_dmar_pci_path *path;
|
|
|
|
u8 bus;
|
|
|
|
int count;
|
|
|
|
|
|
|
|
bus = scope->bus;
|
|
|
|
path = (struct acpi_dmar_pci_path *)(scope + 1);
|
|
|
|
count = (scope->length - sizeof(struct acpi_dmar_device_scope))
|
|
|
|
/ sizeof(struct acpi_dmar_pci_path);
|
|
|
|
|
|
|
|
while (--count > 0) {
|
|
|
|
/*
|
|
|
|
* Access PCI directly due to the PCI
|
|
|
|
* subsystem isn't initialized yet.
|
|
|
|
*/
|
|
|
|
bus = read_pci_config_byte(bus, path->dev, path->fn,
|
|
|
|
PCI_SECONDARY_BUS);
|
|
|
|
path++;
|
|
|
|
}
|
|
|
|
|
|
|
|
ir_ioapic[ir_ioapic_num].bus = bus;
|
|
|
|
ir_ioapic[ir_ioapic_num].devfn = PCI_DEVFN(path->dev, path->fn);
|
|
|
|
ir_ioapic[ir_ioapic_num].iommu = iommu;
|
|
|
|
ir_ioapic[ir_ioapic_num].id = scope->enumeration_id;
|
|
|
|
ir_ioapic_num++;
|
|
|
|
}
|
|
|
|
|
2009-08-04 21:07:08 +02:00
|
|
|
static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header,
|
|
|
|
struct intel_iommu *iommu)
|
2008-07-10 20:16:40 +02:00
|
|
|
{
|
|
|
|
struct acpi_dmar_hardware_unit *drhd;
|
|
|
|
struct acpi_dmar_device_scope *scope;
|
|
|
|
void *start, *end;
|
|
|
|
|
|
|
|
drhd = (struct acpi_dmar_hardware_unit *)header;
|
|
|
|
|
|
|
|
start = (void *)(drhd + 1);
|
|
|
|
end = ((void *)drhd) + header->length;
|
|
|
|
|
|
|
|
while (start < end) {
|
|
|
|
scope = start;
|
|
|
|
if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) {
|
|
|
|
if (ir_ioapic_num == MAX_IO_APICS) {
|
|
|
|
printk(KERN_WARNING "Exceeded Max IO APICS\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2010-04-08 20:58:23 +02:00
|
|
|
printk(KERN_INFO "IOAPIC id %d under DRHD base "
|
|
|
|
" 0x%Lx IOMMU %d\n", scope->enumeration_id,
|
|
|
|
drhd->address, iommu->seq_id);
|
2008-07-10 20:16:40 +02:00
|
|
|
|
2009-05-22 18:41:15 +02:00
|
|
|
ir_parse_one_ioapic_scope(scope, iommu);
|
2009-08-04 21:07:08 +02:00
|
|
|
} else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET) {
|
|
|
|
if (ir_hpet_num == MAX_HPET_TBS) {
|
|
|
|
printk(KERN_WARNING "Exceeded Max HPET blocks\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
printk(KERN_INFO "HPET id %d under DRHD base"
|
|
|
|
" 0x%Lx\n", scope->enumeration_id,
|
|
|
|
drhd->address);
|
|
|
|
|
|
|
|
ir_parse_one_hpet_scope(scope, iommu);
|
2008-07-10 20:16:40 +02:00
|
|
|
}
|
|
|
|
start += scope->length;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Finds the assocaition between IOAPIC's and its Interrupt-remapping
|
|
|
|
* hardware unit.
|
|
|
|
*/
|
|
|
|
int __init parse_ioapics_under_ir(void)
|
|
|
|
{
|
|
|
|
struct dmar_drhd_unit *drhd;
|
|
|
|
int ir_supported = 0;
|
2012-08-08 15:27:03 +02:00
|
|
|
int ioapic_idx;
|
2008-07-10 20:16:40 +02:00
|
|
|
|
|
|
|
for_each_drhd_unit(drhd) {
|
|
|
|
struct intel_iommu *iommu = drhd->iommu;
|
|
|
|
|
|
|
|
if (ecap_ir_support(iommu->ecap)) {
|
2009-08-04 21:07:08 +02:00
|
|
|
if (ir_parse_ioapic_hpet_scope(drhd->hdr, iommu))
|
2008-07-10 20:16:40 +02:00
|
|
|
return -1;
|
|
|
|
|
|
|
|
ir_supported = 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-08 15:27:03 +02:00
|
|
|
if (!ir_supported)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
|
|
|
|
int ioapic_id = mpc_ioapic_id(ioapic_idx);
|
|
|
|
if (!map_ioapic_to_ir(ioapic_id)) {
|
|
|
|
pr_err(FW_BUG "ioapic %d has no mapping iommu, "
|
|
|
|
"interrupt remapping will be disabled\n",
|
|
|
|
ioapic_id);
|
|
|
|
return -1;
|
|
|
|
}
|
2008-07-10 20:16:40 +02:00
|
|
|
}
|
|
|
|
|
2012-08-08 15:27:03 +02:00
|
|
|
return 1;
|
2008-07-10 20:16:40 +02:00
|
|
|
}
|
2009-03-27 22:22:44 +01:00
|
|
|
|
2011-10-26 18:15:07 +02:00
|
|
|
int __init ir_dev_scope_init(void)
|
2011-08-24 02:05:19 +02:00
|
|
|
{
|
2012-03-30 20:47:07 +02:00
|
|
|
if (!irq_remapping_enabled)
|
2011-08-24 02:05:19 +02:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
return dmar_dev_scope_init();
|
|
|
|
}
|
|
|
|
rootfs_initcall(ir_dev_scope_init);
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
static void disable_irq_remapping(void)
|
2009-03-27 22:22:44 +01:00
|
|
|
{
|
|
|
|
struct dmar_drhd_unit *drhd;
|
|
|
|
struct intel_iommu *iommu = NULL;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable Interrupt-remapping for all the DRHD's now.
|
|
|
|
*/
|
|
|
|
for_each_iommu(iommu, drhd) {
|
|
|
|
if (!ecap_ir_support(iommu->ecap))
|
|
|
|
continue;
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
iommu_disable_irq_remapping(iommu);
|
2009-03-27 22:22:44 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:07 +02:00
|
|
|
static int reenable_irq_remapping(int eim)
|
2009-03-27 22:22:44 +01:00
|
|
|
{
|
|
|
|
struct dmar_drhd_unit *drhd;
|
|
|
|
int setup = 0;
|
|
|
|
struct intel_iommu *iommu = NULL;
|
|
|
|
|
|
|
|
for_each_iommu(iommu, drhd)
|
|
|
|
if (iommu->qi)
|
|
|
|
dmar_reenable_qi(iommu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup Interrupt-remapping for all the DRHD's now.
|
|
|
|
*/
|
|
|
|
for_each_iommu(iommu, drhd) {
|
|
|
|
if (!ecap_ir_support(iommu->ecap))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* Set up interrupt remapping for iommu.*/
|
2012-03-30 20:47:07 +02:00
|
|
|
iommu_set_irq_remapping(iommu, eim);
|
2009-03-27 22:22:44 +01:00
|
|
|
setup = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!setup)
|
|
|
|
goto error;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
error:
|
|
|
|
/*
|
|
|
|
* handle error condition gracefully here!
|
|
|
|
*/
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:02 +02:00
|
|
|
static void prepare_irte(struct irte *irte, int vector,
|
|
|
|
unsigned int dest)
|
|
|
|
{
|
|
|
|
memset(irte, 0, sizeof(*irte));
|
|
|
|
|
|
|
|
irte->present = 1;
|
|
|
|
irte->dst_mode = apic->irq_dest_mode;
|
|
|
|
/*
|
|
|
|
* Trigger mode in the IRTE will always be edge, and for IO-APIC, the
|
|
|
|
* actual level or edge trigger will be setup in the IO-APIC
|
|
|
|
* RTE. This will help simplify level triggered irq migration.
|
|
|
|
* For more details, see the comments (in io_apic.c) explainig IO-APIC
|
|
|
|
* irq migration in the presence of interrupt-remapping.
|
|
|
|
*/
|
|
|
|
irte->trigger_mode = 0;
|
|
|
|
irte->dlvry_mode = apic->irq_delivery_mode;
|
|
|
|
irte->vector = vector;
|
|
|
|
irte->dest_id = IRTE_DEST(dest);
|
|
|
|
irte->redir_hint = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_setup_ioapic_entry(int irq,
|
|
|
|
struct IO_APIC_route_entry *route_entry,
|
|
|
|
unsigned int destination, int vector,
|
|
|
|
struct io_apic_irq_attr *attr)
|
|
|
|
{
|
|
|
|
int ioapic_id = mpc_ioapic_id(attr->ioapic);
|
|
|
|
struct intel_iommu *iommu = map_ioapic_to_ir(ioapic_id);
|
|
|
|
struct IR_IO_APIC_route_entry *entry;
|
|
|
|
struct irte irte;
|
|
|
|
int index;
|
|
|
|
|
|
|
|
if (!iommu) {
|
|
|
|
pr_warn("No mapping iommu for ioapic %d\n", ioapic_id);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
entry = (struct IR_IO_APIC_route_entry *)route_entry;
|
|
|
|
|
|
|
|
index = alloc_irte(iommu, irq, 1);
|
|
|
|
if (index < 0) {
|
|
|
|
pr_warn("Failed to allocate IRTE for ioapic %d\n", ioapic_id);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
prepare_irte(&irte, vector, destination);
|
|
|
|
|
|
|
|
/* Set source-id of interrupt request */
|
|
|
|
set_ioapic_sid(&irte, ioapic_id);
|
|
|
|
|
|
|
|
modify_irte(irq, &irte);
|
|
|
|
|
|
|
|
apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
|
|
|
|
"Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
|
|
|
|
"Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
|
|
|
|
"Avail:%X Vector:%02X Dest:%08X "
|
|
|
|
"SID:%04X SQ:%X SVT:%X)\n",
|
|
|
|
attr->ioapic, irte.present, irte.fpd, irte.dst_mode,
|
|
|
|
irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
|
|
|
|
irte.avail, irte.vector, irte.dest_id,
|
|
|
|
irte.sid, irte.sq, irte.svt);
|
|
|
|
|
|
|
|
memset(entry, 0, sizeof(*entry));
|
|
|
|
|
|
|
|
entry->index2 = (index >> 15) & 0x1;
|
|
|
|
entry->zero = 0;
|
|
|
|
entry->format = 1;
|
|
|
|
entry->index = (index & 0x7fff);
|
|
|
|
/*
|
|
|
|
* IO-APIC RTE will be configured with virtual vector.
|
|
|
|
* irq handler will do the explicit EOI to the io-apic.
|
|
|
|
*/
|
|
|
|
entry->vector = attr->ioapic_pin;
|
|
|
|
entry->mask = 0; /* enable IRQ */
|
|
|
|
entry->trigger = attr->trigger;
|
|
|
|
entry->polarity = attr->polarity;
|
|
|
|
|
|
|
|
/* Mask level triggered irqs.
|
|
|
|
* Use IRQ_DELAYED_DISABLE for edge triggered irqs.
|
|
|
|
*/
|
|
|
|
if (attr->trigger)
|
|
|
|
entry->mask = 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:03 +02:00
|
|
|
/*
|
|
|
|
* Migrate the IO-APIC irq in the presence of intr-remapping.
|
|
|
|
*
|
|
|
|
* For both level and edge triggered, irq migration is a simple atomic
|
|
|
|
* update(of vector and cpu destination) of IRTE and flush the hardware cache.
|
|
|
|
*
|
|
|
|
* For level triggered, we eliminate the io-apic RTE modification (with the
|
|
|
|
* updated vector information), by using a virtual vector (io-apic pin number).
|
|
|
|
* Real vector that is used for interrupting cpu will be coming from
|
|
|
|
* the interrupt-remapping table entry.
|
|
|
|
*
|
|
|
|
* As the migration is a simple atomic update of IRTE, the same mechanism
|
|
|
|
* is used to migrate MSI irq's in the presence of interrupt-remapping.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
intel_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
|
|
|
|
bool force)
|
|
|
|
{
|
|
|
|
struct irq_cfg *cfg = data->chip_data;
|
|
|
|
unsigned int dest, irq = data->irq;
|
|
|
|
struct irte irte;
|
2012-06-07 15:15:59 +02:00
|
|
|
int err;
|
2012-03-30 20:47:03 +02:00
|
|
|
|
2012-06-15 03:28:49 +02:00
|
|
|
if (!config_enabled(CONFIG_SMP))
|
|
|
|
return -EINVAL;
|
|
|
|
|
2012-03-30 20:47:03 +02:00
|
|
|
if (!cpumask_intersects(mask, cpu_online_mask))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (get_irte(irq, &irte))
|
|
|
|
return -EBUSY;
|
|
|
|
|
2012-06-07 15:15:59 +02:00
|
|
|
err = assign_irq_vector(irq, cfg, mask);
|
|
|
|
if (err)
|
|
|
|
return err;
|
2012-03-30 20:47:03 +02:00
|
|
|
|
2012-06-07 15:15:59 +02:00
|
|
|
err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
|
|
|
|
if (err) {
|
2012-06-12 18:26:33 +02:00
|
|
|
if (assign_irq_vector(irq, cfg, data->affinity))
|
2012-06-07 15:15:59 +02:00
|
|
|
pr_err("Failed to recover vector for irq %d\n", irq);
|
|
|
|
return err;
|
|
|
|
}
|
2012-03-30 20:47:03 +02:00
|
|
|
|
|
|
|
irte.vector = cfg->vector;
|
|
|
|
irte.dest_id = IRTE_DEST(dest);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Atomically updates the IRTE with the new destination, vector
|
|
|
|
* and flushes the interrupt entry cache.
|
|
|
|
*/
|
|
|
|
modify_irte(irq, &irte);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* After this point, all the interrupts will start arriving
|
|
|
|
* at the new destination. So, time to cleanup the previous
|
|
|
|
* vector allocation.
|
|
|
|
*/
|
|
|
|
if (cfg->move_in_progress)
|
|
|
|
send_cleanup_vector(cfg);
|
|
|
|
|
|
|
|
cpumask_copy(data->affinity, mask);
|
|
|
|
return 0;
|
|
|
|
}
|
2012-03-30 20:47:02 +02:00
|
|
|
|
2012-03-30 20:47:05 +02:00
|
|
|
static void intel_compose_msi_msg(struct pci_dev *pdev,
|
|
|
|
unsigned int irq, unsigned int dest,
|
|
|
|
struct msi_msg *msg, u8 hpet_id)
|
|
|
|
{
|
|
|
|
struct irq_cfg *cfg;
|
|
|
|
struct irte irte;
|
2012-05-08 09:08:54 +02:00
|
|
|
u16 sub_handle = 0;
|
2012-03-30 20:47:05 +02:00
|
|
|
int ir_index;
|
|
|
|
|
|
|
|
cfg = irq_get_chip_data(irq);
|
|
|
|
|
|
|
|
ir_index = map_irq_to_irte_handle(irq, &sub_handle);
|
|
|
|
BUG_ON(ir_index == -1);
|
|
|
|
|
|
|
|
prepare_irte(&irte, cfg->vector, dest);
|
|
|
|
|
|
|
|
/* Set source-id of interrupt request */
|
|
|
|
if (pdev)
|
|
|
|
set_msi_sid(&irte, pdev);
|
|
|
|
else
|
|
|
|
set_hpet_sid(&irte, hpet_id);
|
|
|
|
|
|
|
|
modify_irte(irq, &irte);
|
|
|
|
|
|
|
|
msg->address_hi = MSI_ADDR_BASE_HI;
|
|
|
|
msg->data = sub_handle;
|
|
|
|
msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
|
|
|
|
MSI_ADDR_IR_SHV |
|
|
|
|
MSI_ADDR_IR_INDEX1(ir_index) |
|
|
|
|
MSI_ADDR_IR_INDEX2(ir_index);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Map the PCI dev to the corresponding remapping hardware unit
|
|
|
|
* and allocate 'nvec' consecutive interrupt-remapping table entries
|
|
|
|
* in it.
|
|
|
|
*/
|
|
|
|
static int intel_msi_alloc_irq(struct pci_dev *dev, int irq, int nvec)
|
|
|
|
{
|
|
|
|
struct intel_iommu *iommu;
|
|
|
|
int index;
|
|
|
|
|
|
|
|
iommu = map_dev_to_ir(dev);
|
|
|
|
if (!iommu) {
|
|
|
|
printk(KERN_ERR
|
|
|
|
"Unable to map PCI %s to iommu\n", pci_name(dev));
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
|
|
|
|
|
|
|
index = alloc_irte(iommu, irq, nvec);
|
|
|
|
if (index < 0) {
|
|
|
|
printk(KERN_ERR
|
|
|
|
"Unable to allocate %d IRTE for PCI %s\n", nvec,
|
|
|
|
pci_name(dev));
|
|
|
|
return -ENOSPC;
|
|
|
|
}
|
|
|
|
return index;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
|
|
|
|
int index, int sub_handle)
|
|
|
|
{
|
|
|
|
struct intel_iommu *iommu;
|
|
|
|
|
|
|
|
iommu = map_dev_to_ir(pdev);
|
|
|
|
if (!iommu)
|
|
|
|
return -ENOENT;
|
|
|
|
/*
|
|
|
|
* setup the mapping between the irq and the IRTE
|
|
|
|
* base index, the sub_handle pointing to the
|
|
|
|
* appropriate interrupt remap table entry.
|
|
|
|
*/
|
|
|
|
set_irte_irq(irq, iommu, index, sub_handle);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_setup_hpet_msi(unsigned int irq, unsigned int id)
|
|
|
|
{
|
|
|
|
struct intel_iommu *iommu = map_hpet_to_ir(id);
|
|
|
|
int index;
|
|
|
|
|
|
|
|
if (!iommu)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
index = alloc_irte(iommu, irq, 1);
|
|
|
|
if (index < 0)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-30 20:47:00 +02:00
|
|
|
struct irq_remap_ops intel_irq_remap_ops = {
|
2012-03-30 20:47:07 +02:00
|
|
|
.supported = intel_irq_remapping_supported,
|
|
|
|
.prepare = dmar_table_init,
|
|
|
|
.enable = intel_enable_irq_remapping,
|
|
|
|
.disable = disable_irq_remapping,
|
|
|
|
.reenable = reenable_irq_remapping,
|
2012-03-30 20:47:01 +02:00
|
|
|
.enable_faulting = enable_drhd_fault_handling,
|
2012-03-30 20:47:02 +02:00
|
|
|
.setup_ioapic_entry = intel_setup_ioapic_entry,
|
2012-03-30 20:47:03 +02:00
|
|
|
.set_affinity = intel_ioapic_set_affinity,
|
2012-03-30 20:47:04 +02:00
|
|
|
.free_irq = free_irte,
|
2012-03-30 20:47:05 +02:00
|
|
|
.compose_msi_msg = intel_compose_msi_msg,
|
|
|
|
.msi_alloc_irq = intel_msi_alloc_irq,
|
|
|
|
.msi_setup_irq = intel_msi_setup_irq,
|
|
|
|
.setup_hpet_msi = intel_setup_hpet_msi,
|
2012-03-30 20:47:00 +02:00
|
|
|
};
|