2006-09-19 19:28:00 +02:00
|
|
|
/*
|
|
|
|
* QLogic iSCSI HBA Driver
|
2012-08-22 13:55:09 +02:00
|
|
|
* Copyright (c) 2003-2012 QLogic Corporation
|
2006-09-19 19:28:00 +02:00
|
|
|
*
|
|
|
|
* See LICENSE.qla4xxx for copyright and licensing details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "ql4_def.h"
|
2007-05-24 02:46:00 +02:00
|
|
|
#include "ql4_glbl.h"
|
|
|
|
#include "ql4_dbg.h"
|
|
|
|
#include "ql4_inline.h"
|
2006-09-19 19:28:00 +02:00
|
|
|
|
|
|
|
void qla4xxx_dump_buffer(void *b, uint32_t size)
|
|
|
|
{
|
|
|
|
uint32_t cnt;
|
|
|
|
uint8_t *c = b;
|
|
|
|
|
2009-07-15 22:02:58 +02:00
|
|
|
printk(" 0 1 2 3 4 5 6 7 8 9 Ah Bh Ch Dh Eh "
|
2006-09-19 19:28:00 +02:00
|
|
|
"Fh\n");
|
|
|
|
printk("------------------------------------------------------------"
|
|
|
|
"--\n");
|
2009-07-15 22:02:58 +02:00
|
|
|
for (cnt = 0; cnt < size; c++) {
|
2011-12-02 07:42:12 +01:00
|
|
|
printk("%02x", *c);
|
2009-07-15 22:02:58 +02:00
|
|
|
if (!(++cnt % 16))
|
2011-12-02 07:42:12 +01:00
|
|
|
printk("\n");
|
2006-09-19 19:28:00 +02:00
|
|
|
|
|
|
|
else
|
2011-12-02 07:42:12 +01:00
|
|
|
printk(" ");
|
2006-09-19 19:28:00 +02:00
|
|
|
}
|
2009-07-15 22:02:58 +02:00
|
|
|
printk(KERN_INFO "\n");
|
2006-09-19 19:28:00 +02:00
|
|
|
}
|
2007-04-26 09:35:16 +02:00
|
|
|
|
2010-10-07 07:50:21 +02:00
|
|
|
void qla4xxx_dump_registers(struct scsi_qla_host *ha)
|
|
|
|
{
|
|
|
|
uint8_t i;
|
|
|
|
|
|
|
|
if (is_qla8022(ha)) {
|
|
|
|
for (i = 1; i < MBOX_REG_COUNT; i++)
|
|
|
|
printk(KERN_INFO "mailbox[%d] = 0x%08X\n",
|
2012-08-22 13:55:00 +02:00
|
|
|
i, readl(&ha->qla4_82xx_reg->mailbox_in[i]));
|
2010-10-07 07:50:21 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < MBOX_REG_COUNT; i++) {
|
|
|
|
printk(KERN_INFO "0x%02X mailbox[%d] = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, mailbox[i]), i,
|
|
|
|
readw(&ha->reg->mailbox[i]));
|
|
|
|
}
|
|
|
|
|
|
|
|
printk(KERN_INFO "0x%02X flash_address = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, flash_address),
|
|
|
|
readw(&ha->reg->flash_address));
|
|
|
|
printk(KERN_INFO "0x%02X flash_data = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, flash_data),
|
|
|
|
readw(&ha->reg->flash_data));
|
|
|
|
printk(KERN_INFO "0x%02X ctrl_status = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, ctrl_status),
|
|
|
|
readw(&ha->reg->ctrl_status));
|
|
|
|
|
|
|
|
if (is_qla4010(ha)) {
|
|
|
|
printk(KERN_INFO "0x%02X nvram = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u1.isp4010.nvram),
|
|
|
|
readw(&ha->reg->u1.isp4010.nvram));
|
|
|
|
} else if (is_qla4022(ha) | is_qla4032(ha)) {
|
|
|
|
printk(KERN_INFO "0x%02X intr_mask = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u1.isp4022.intr_mask),
|
|
|
|
readw(&ha->reg->u1.isp4022.intr_mask));
|
|
|
|
printk(KERN_INFO "0x%02X nvram = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u1.isp4022.nvram),
|
|
|
|
readw(&ha->reg->u1.isp4022.nvram));
|
|
|
|
printk(KERN_INFO "0x%02X semaphore = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u1.isp4022.semaphore),
|
|
|
|
readw(&ha->reg->u1.isp4022.semaphore));
|
|
|
|
}
|
|
|
|
printk(KERN_INFO "0x%02X req_q_in = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, req_q_in),
|
|
|
|
readw(&ha->reg->req_q_in));
|
|
|
|
printk(KERN_INFO "0x%02X rsp_q_out = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, rsp_q_out),
|
|
|
|
readw(&ha->reg->rsp_q_out));
|
|
|
|
|
|
|
|
if (is_qla4010(ha)) {
|
|
|
|
printk(KERN_INFO "0x%02X ext_hw_conf = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4010.ext_hw_conf),
|
|
|
|
readw(&ha->reg->u2.isp4010.ext_hw_conf));
|
|
|
|
printk(KERN_INFO "0x%02X port_ctrl = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4010.port_ctrl),
|
|
|
|
readw(&ha->reg->u2.isp4010.port_ctrl));
|
|
|
|
printk(KERN_INFO "0x%02X port_status = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4010.port_status),
|
|
|
|
readw(&ha->reg->u2.isp4010.port_status));
|
|
|
|
printk(KERN_INFO "0x%02X req_q_out = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4010.req_q_out),
|
|
|
|
readw(&ha->reg->u2.isp4010.req_q_out));
|
|
|
|
printk(KERN_INFO "0x%02X gp_out = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4010.gp_out),
|
|
|
|
readw(&ha->reg->u2.isp4010.gp_out));
|
|
|
|
printk(KERN_INFO "0x%02X gp_in = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4010.gp_in),
|
|
|
|
readw(&ha->reg->u2.isp4010.gp_in));
|
|
|
|
printk(KERN_INFO "0x%02X port_err_status = 0x%08X\n", (uint8_t)
|
|
|
|
offsetof(struct isp_reg, u2.isp4010.port_err_status),
|
|
|
|
readw(&ha->reg->u2.isp4010.port_err_status));
|
|
|
|
} else if (is_qla4022(ha) | is_qla4032(ha)) {
|
|
|
|
printk(KERN_INFO "Page 0 Registers:\n");
|
|
|
|
printk(KERN_INFO "0x%02X ext_hw_conf = 0x%08X\n", (uint8_t)
|
|
|
|
offsetof(struct isp_reg, u2.isp4022.p0.ext_hw_conf),
|
|
|
|
readw(&ha->reg->u2.isp4022.p0.ext_hw_conf));
|
|
|
|
printk(KERN_INFO "0x%02X port_ctrl = 0x%08X\n", (uint8_t)
|
|
|
|
offsetof(struct isp_reg, u2.isp4022.p0.port_ctrl),
|
|
|
|
readw(&ha->reg->u2.isp4022.p0.port_ctrl));
|
|
|
|
printk(KERN_INFO "0x%02X port_status = 0x%08X\n", (uint8_t)
|
|
|
|
offsetof(struct isp_reg, u2.isp4022.p0.port_status),
|
|
|
|
readw(&ha->reg->u2.isp4022.p0.port_status));
|
|
|
|
printk(KERN_INFO "0x%02X gp_out = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4022.p0.gp_out),
|
|
|
|
readw(&ha->reg->u2.isp4022.p0.gp_out));
|
|
|
|
printk(KERN_INFO "0x%02X gp_in = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4022.p0.gp_in),
|
|
|
|
readw(&ha->reg->u2.isp4022.p0.gp_in));
|
|
|
|
printk(KERN_INFO "0x%02X port_err_status = 0x%08X\n", (uint8_t)
|
|
|
|
offsetof(struct isp_reg, u2.isp4022.p0.port_err_status),
|
|
|
|
readw(&ha->reg->u2.isp4022.p0.port_err_status));
|
|
|
|
printk(KERN_INFO "Page 1 Registers:\n");
|
|
|
|
writel(HOST_MEM_CFG_PAGE & set_rmask(CSR_SCSI_PAGE_SELECT),
|
|
|
|
&ha->reg->ctrl_status);
|
|
|
|
printk(KERN_INFO "0x%02X req_q_out = 0x%08X\n",
|
|
|
|
(uint8_t) offsetof(struct isp_reg, u2.isp4022.p1.req_q_out),
|
|
|
|
readw(&ha->reg->u2.isp4022.p1.req_q_out));
|
|
|
|
writel(PORT_CTRL_STAT_PAGE & set_rmask(CSR_SCSI_PAGE_SELECT),
|
|
|
|
&ha->reg->ctrl_status);
|
|
|
|
}
|
|
|
|
}
|
2012-08-22 13:55:08 +02:00
|
|
|
|
|
|
|
void qla4_8xxx_dump_peg_reg(struct scsi_qla_host *ha)
|
|
|
|
{
|
|
|
|
uint32_t halt_status1, halt_status2;
|
|
|
|
|
|
|
|
halt_status1 = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_HALT_STATUS1);
|
|
|
|
halt_status2 = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_HALT_STATUS2);
|
|
|
|
|
|
|
|
if (is_qla8022(ha)) {
|
|
|
|
ql4_printk(KERN_INFO, ha,
|
2013-08-16 13:03:02 +02:00
|
|
|
"scsi(%ld): %s, ISP%04x Dumping hw/fw registers:\n"
|
2012-08-22 13:55:08 +02:00
|
|
|
" PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
|
|
|
|
" PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
|
|
|
|
" PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
|
2013-08-16 13:03:02 +02:00
|
|
|
" PEG_NET_4_PC: 0x%x\n", ha->host_no, __func__,
|
|
|
|
ha->pdev->device, halt_status1, halt_status2,
|
2012-08-22 13:55:08 +02:00
|
|
|
qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c),
|
|
|
|
qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c),
|
|
|
|
qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c),
|
|
|
|
qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c),
|
|
|
|
qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c));
|
2013-08-16 13:03:02 +02:00
|
|
|
} else if (is_qla8032(ha) || is_qla8042(ha)) {
|
2012-08-22 13:55:08 +02:00
|
|
|
ql4_printk(KERN_INFO, ha,
|
2013-08-16 13:03:02 +02:00
|
|
|
"scsi(%ld): %s, ISP%04x Dumping hw/fw registers:\n"
|
2012-08-22 13:55:08 +02:00
|
|
|
" PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n",
|
2013-08-16 13:03:02 +02:00
|
|
|
ha->host_no, __func__, ha->pdev->device,
|
|
|
|
halt_status1, halt_status2);
|
2012-08-22 13:55:08 +02:00
|
|
|
}
|
|
|
|
}
|