29a0e7beab
The L2 RAM is in different power domain from the CPU cluster. So the L2 content can be retained over CPU suspend/resume. To do that, we need to disable L2 after the MMU is disabled, and enable L2 before the MMU is enabled. But the L2 controller is in the same power domain with the CPU cluster. We need to restore it's settings and re-enable it after the power be resumed. Signed-off-by: Joseph Lo <josephl@nvidia.com> Acked-by: Peter De Schrijver <pdeschrijver@nvidia.com> Signed-off-by: Stephen Warren <swarren@nvidia.com>
36 lines
1.1 KiB
C
36 lines
1.1 KiB
C
/*
|
|
* Copyright (C) 2010 Google, Inc.
|
|
* Copyright (c) 2010-2012 NVIDIA Corporation. All rights reserved.
|
|
*
|
|
* Author:
|
|
* Colin Cross <ccross@google.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
|
|
#ifndef _MACH_TEGRA_PM_H_
|
|
#define _MACH_TEGRA_PM_H_
|
|
|
|
extern unsigned long l2x0_saved_regs_addr;
|
|
|
|
void save_cpu_arch_register(void);
|
|
void restore_cpu_arch_register(void);
|
|
|
|
void tegra_clear_cpu_in_lp2(int phy_cpu_id);
|
|
bool tegra_set_cpu_in_lp2(int phy_cpu_id);
|
|
|
|
void tegra_idle_lp2_last(u32 cpu_on_time, u32 cpu_off_time);
|
|
extern void (*tegra_tear_down_cpu)(void);
|
|
|
|
#endif /* _MACH_TEGRA_PM_H_ */
|