2012-04-11 18:24:48 +02:00
|
|
|
/*
|
|
|
|
* QEMU Xtensa CPU
|
|
|
|
*
|
2012-04-11 18:24:49 +02:00
|
|
|
* Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
|
2012-04-11 18:24:48 +02:00
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are met:
|
|
|
|
* * Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* * Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* * Neither the name of the Open Source and Linux Lab nor the
|
|
|
|
* names of its contributors may be used to endorse or promote products
|
|
|
|
* derived from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
|
|
|
|
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
|
|
|
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
|
|
|
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
|
|
|
|
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
|
|
|
|
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
2012-05-06 12:41:53 +02:00
|
|
|
#include "cpu.h"
|
2012-04-11 18:24:48 +02:00
|
|
|
#include "qemu-common.h"
|
2013-01-20 19:22:41 +01:00
|
|
|
#include "migration/vmstate.h"
|
2012-04-11 18:24:48 +02:00
|
|
|
|
|
|
|
|
2013-06-21 19:09:18 +02:00
|
|
|
static void xtensa_cpu_set_pc(CPUState *cs, vaddr value)
|
|
|
|
{
|
|
|
|
XtensaCPU *cpu = XTENSA_CPU(cs);
|
|
|
|
|
|
|
|
cpu->env.pc = value;
|
|
|
|
}
|
|
|
|
|
2012-04-11 18:24:48 +02:00
|
|
|
/* CPUClass::reset() */
|
|
|
|
static void xtensa_cpu_reset(CPUState *s)
|
|
|
|
{
|
|
|
|
XtensaCPU *cpu = XTENSA_CPU(s);
|
|
|
|
XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(cpu);
|
|
|
|
CPUXtensaState *env = &cpu->env;
|
|
|
|
|
|
|
|
xcc->parent_reset(s);
|
|
|
|
|
2012-04-11 18:24:49 +02:00
|
|
|
env->exception_taken = 0;
|
|
|
|
env->pc = env->config->exception_vector[EXC_RESET];
|
|
|
|
env->sregs[LITBASE] &= ~1;
|
|
|
|
env->sregs[PS] = xtensa_option_enabled(env->config,
|
|
|
|
XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10;
|
|
|
|
env->sregs[VECBASE] = env->config->vecbase;
|
|
|
|
env->sregs[IBREAKENABLE] = 0;
|
2012-12-05 04:15:21 +01:00
|
|
|
env->sregs[CACHEATTR] = 0x22222222;
|
2012-12-05 04:15:20 +01:00
|
|
|
env->sregs[ATOMCTL] = xtensa_option_enabled(env->config,
|
|
|
|
XTENSA_OPTION_ATOMCTL) ? 0x28 : 0x15;
|
2014-02-15 17:49:09 +01:00
|
|
|
env->sregs[CONFIGID0] = env->config->configid[0];
|
|
|
|
env->sregs[CONFIGID1] = env->config->configid[1];
|
2012-04-11 18:24:49 +02:00
|
|
|
|
|
|
|
env->pending_irq_level = 0;
|
|
|
|
reset_mmu(env);
|
2012-04-11 18:24:48 +02:00
|
|
|
}
|
|
|
|
|
2013-07-07 01:47:51 +02:00
|
|
|
static ObjectClass *xtensa_cpu_class_by_name(const char *cpu_model)
|
|
|
|
{
|
|
|
|
ObjectClass *oc;
|
|
|
|
char *typename;
|
|
|
|
|
|
|
|
if (cpu_model == NULL) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
typename = g_strdup_printf("%s-" TYPE_XTENSA_CPU, cpu_model);
|
|
|
|
oc = object_class_by_name(typename);
|
|
|
|
g_free(typename);
|
|
|
|
if (oc == NULL || !object_class_dynamic_cast(oc, TYPE_XTENSA_CPU) ||
|
|
|
|
object_class_is_abstract(oc)) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
return oc;
|
|
|
|
}
|
|
|
|
|
2013-01-16 04:19:35 +01:00
|
|
|
static void xtensa_cpu_realizefn(DeviceState *dev, Error **errp)
|
|
|
|
{
|
2013-06-28 23:18:47 +02:00
|
|
|
CPUState *cs = CPU(dev);
|
2013-01-16 04:19:35 +01:00
|
|
|
XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(dev);
|
|
|
|
|
2013-06-28 23:18:47 +02:00
|
|
|
cs->gdb_num_regs = xcc->config->gdb_regmap.num_regs;
|
|
|
|
|
2013-07-27 02:53:25 +02:00
|
|
|
qemu_init_vcpu(cs);
|
|
|
|
|
2013-01-16 04:19:35 +01:00
|
|
|
xcc->parent_realize(dev, errp);
|
|
|
|
}
|
|
|
|
|
2012-04-11 18:24:50 +02:00
|
|
|
static void xtensa_cpu_initfn(Object *obj)
|
|
|
|
{
|
2013-01-17 12:13:41 +01:00
|
|
|
CPUState *cs = CPU(obj);
|
2012-04-11 18:24:50 +02:00
|
|
|
XtensaCPU *cpu = XTENSA_CPU(obj);
|
2013-07-07 01:47:51 +02:00
|
|
|
XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(obj);
|
2012-04-11 18:24:50 +02:00
|
|
|
CPUXtensaState *env = &cpu->env;
|
2013-01-20 01:46:45 +01:00
|
|
|
static bool tcg_inited;
|
2012-04-11 18:24:50 +02:00
|
|
|
|
2013-01-17 12:13:41 +01:00
|
|
|
cs->env_ptr = env;
|
2013-07-07 01:47:51 +02:00
|
|
|
env->config = xcc->config;
|
2012-04-11 18:24:50 +02:00
|
|
|
cpu_exec_init(env);
|
2013-01-20 01:46:45 +01:00
|
|
|
|
|
|
|
if (tcg_enabled() && !tcg_inited) {
|
|
|
|
tcg_inited = true;
|
|
|
|
xtensa_translate_init();
|
|
|
|
cpu_set_debug_excp_handler(xtensa_breakpoint_handler);
|
|
|
|
}
|
2012-04-11 18:24:50 +02:00
|
|
|
}
|
|
|
|
|
2013-01-20 19:22:41 +01:00
|
|
|
static const VMStateDescription vmstate_xtensa_cpu = {
|
|
|
|
.name = "cpu",
|
|
|
|
.unmigratable = 1,
|
|
|
|
};
|
|
|
|
|
2012-04-11 18:24:48 +02:00
|
|
|
static void xtensa_cpu_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
2013-01-20 19:22:41 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
2012-04-11 18:24:48 +02:00
|
|
|
CPUClass *cc = CPU_CLASS(oc);
|
|
|
|
XtensaCPUClass *xcc = XTENSA_CPU_CLASS(cc);
|
|
|
|
|
2013-01-16 04:19:35 +01:00
|
|
|
xcc->parent_realize = dc->realize;
|
|
|
|
dc->realize = xtensa_cpu_realizefn;
|
|
|
|
|
2012-04-11 18:24:48 +02:00
|
|
|
xcc->parent_reset = cc->reset;
|
|
|
|
cc->reset = xtensa_cpu_reset;
|
2013-01-20 19:22:41 +01:00
|
|
|
|
2013-07-07 01:47:51 +02:00
|
|
|
cc->class_by_name = xtensa_cpu_class_by_name;
|
2013-02-02 10:57:51 +01:00
|
|
|
cc->do_interrupt = xtensa_cpu_do_interrupt;
|
2013-05-27 01:33:50 +02:00
|
|
|
cc->dump_state = xtensa_cpu_dump_state;
|
2013-06-21 19:09:18 +02:00
|
|
|
cc->set_pc = xtensa_cpu_set_pc;
|
2013-06-29 04:18:45 +02:00
|
|
|
cc->gdb_read_register = xtensa_cpu_gdb_read_register;
|
|
|
|
cc->gdb_write_register = xtensa_cpu_gdb_write_register;
|
2013-06-29 18:55:54 +02:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
cc->get_phys_page_debug = xtensa_cpu_get_phys_page_debug;
|
|
|
|
#endif
|
2013-01-20 19:22:41 +01:00
|
|
|
dc->vmsd = &vmstate_xtensa_cpu;
|
2012-04-11 18:24:48 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo xtensa_cpu_type_info = {
|
|
|
|
.name = TYPE_XTENSA_CPU,
|
|
|
|
.parent = TYPE_CPU,
|
|
|
|
.instance_size = sizeof(XtensaCPU),
|
2012-04-11 18:24:50 +02:00
|
|
|
.instance_init = xtensa_cpu_initfn,
|
2013-07-07 01:47:51 +02:00
|
|
|
.abstract = true,
|
2012-04-11 18:24:48 +02:00
|
|
|
.class_size = sizeof(XtensaCPUClass),
|
|
|
|
.class_init = xtensa_cpu_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void xtensa_cpu_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&xtensa_cpu_type_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(xtensa_cpu_register_types)
|