2017-01-23 20:20:20 +01:00
|
|
|
/*
|
|
|
|
* Generic PCI Express Root Port emulation
|
|
|
|
*
|
|
|
|
* Copyright (C) 2017 Red Hat Inc
|
|
|
|
*
|
|
|
|
* Authors:
|
|
|
|
* Marcel Apfelbaum <marcel@redhat.com>
|
|
|
|
*
|
|
|
|
* This work is licensed under the terms of the GNU GPL, version 2 or later.
|
|
|
|
* See the COPYING file in the top-level directory.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "qapi/error.h"
|
|
|
|
#include "hw/pci/msix.h"
|
|
|
|
#include "hw/pci/pcie_port.h"
|
|
|
|
|
|
|
|
#define TYPE_GEN_PCIE_ROOT_PORT "pcie-root-port"
|
2017-08-18 01:36:49 +02:00
|
|
|
#define GEN_PCIE_ROOT_PORT(obj) \
|
|
|
|
OBJECT_CHECK(GenPCIERootPort, (obj), TYPE_GEN_PCIE_ROOT_PORT)
|
2017-01-23 20:20:20 +01:00
|
|
|
|
|
|
|
#define GEN_PCIE_ROOT_PORT_AER_OFFSET 0x100
|
|
|
|
#define GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR 1
|
|
|
|
|
2017-06-07 14:43:59 +02:00
|
|
|
typedef struct GenPCIERootPort {
|
|
|
|
/*< private >*/
|
|
|
|
PCIESlot parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
bool migrate_msix;
|
2017-08-18 01:36:49 +02:00
|
|
|
|
|
|
|
/* additional resources to reserve on firmware init */
|
|
|
|
uint32_t bus_reserve;
|
|
|
|
uint64_t io_reserve;
|
|
|
|
uint64_t mem_reserve;
|
|
|
|
uint64_t pref32_reserve;
|
|
|
|
uint64_t pref64_reserve;
|
2017-06-07 14:43:59 +02:00
|
|
|
} GenPCIERootPort;
|
|
|
|
|
2017-01-23 20:20:20 +01:00
|
|
|
static uint8_t gen_rp_aer_vector(const PCIDevice *d)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int gen_rp_interrupts_init(PCIDevice *d, Error **errp)
|
|
|
|
{
|
|
|
|
int rc;
|
|
|
|
|
2017-01-17 07:18:48 +01:00
|
|
|
rc = msix_init_exclusive_bar(d, GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR, 0, errp);
|
2017-01-23 20:20:20 +01:00
|
|
|
|
|
|
|
if (rc < 0) {
|
|
|
|
assert(rc == -ENOTSUP);
|
|
|
|
} else {
|
|
|
|
msix_vector_use(d, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void gen_rp_interrupts_uninit(PCIDevice *d)
|
|
|
|
{
|
|
|
|
msix_uninit_exclusive_bar(d);
|
|
|
|
}
|
|
|
|
|
2017-06-07 14:43:59 +02:00
|
|
|
static bool gen_rp_test_migrate_msix(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
GenPCIERootPort *rp = opaque;
|
|
|
|
|
|
|
|
return rp->migrate_msix;
|
|
|
|
}
|
|
|
|
|
2017-08-18 01:36:49 +02:00
|
|
|
static void gen_rp_realize(DeviceState *dev, Error **errp)
|
|
|
|
{
|
|
|
|
PCIDevice *d = PCI_DEVICE(dev);
|
|
|
|
GenPCIERootPort *grp = GEN_PCIE_ROOT_PORT(d);
|
|
|
|
PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(d);
|
2018-01-10 20:09:09 +01:00
|
|
|
Error *local_err = NULL;
|
2017-08-18 01:36:49 +02:00
|
|
|
|
2018-01-10 20:09:09 +01:00
|
|
|
rpc->parent_realize(dev, &local_err);
|
|
|
|
if (local_err) {
|
|
|
|
error_propagate(errp, local_err);
|
|
|
|
return;
|
|
|
|
}
|
2017-08-18 01:36:49 +02:00
|
|
|
|
|
|
|
int rc = pci_bridge_qemu_reserve_cap_init(d, 0, grp->bus_reserve,
|
|
|
|
grp->io_reserve, grp->mem_reserve, grp->pref32_reserve,
|
|
|
|
grp->pref64_reserve, errp);
|
|
|
|
|
|
|
|
if (rc < 0) {
|
|
|
|
rpc->parent_class.exit(d);
|
|
|
|
return;
|
|
|
|
}
|
2017-10-02 12:31:35 +02:00
|
|
|
|
|
|
|
if (!grp->io_reserve) {
|
|
|
|
pci_word_test_and_clear_mask(d->wmask + PCI_COMMAND,
|
|
|
|
PCI_COMMAND_IO);
|
|
|
|
d->wmask[PCI_IO_BASE] = 0;
|
|
|
|
d->wmask[PCI_IO_LIMIT] = 0;
|
|
|
|
}
|
2017-08-18 01:36:49 +02:00
|
|
|
}
|
|
|
|
|
2017-01-23 20:20:20 +01:00
|
|
|
static const VMStateDescription vmstate_rp_dev = {
|
|
|
|
.name = "pcie-root-port",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.post_load = pcie_cap_slot_post_load,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
|
|
|
|
VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
|
|
|
|
PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
|
2017-06-07 14:43:59 +02:00
|
|
|
VMSTATE_MSIX_TEST(parent_obj.parent_obj.parent_obj.parent_obj,
|
|
|
|
GenPCIERootPort,
|
|
|
|
gen_rp_test_migrate_msix),
|
2017-01-23 20:20:20 +01:00
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-06-07 14:43:59 +02:00
|
|
|
static Property gen_rp_props[] = {
|
|
|
|
DEFINE_PROP_BOOL("x-migrate-msix", GenPCIERootPort, migrate_msix, true),
|
2017-08-18 01:36:49 +02:00
|
|
|
DEFINE_PROP_UINT32("bus-reserve", GenPCIERootPort, bus_reserve, -1),
|
|
|
|
DEFINE_PROP_SIZE("io-reserve", GenPCIERootPort, io_reserve, -1),
|
|
|
|
DEFINE_PROP_SIZE("mem-reserve", GenPCIERootPort, mem_reserve, -1),
|
|
|
|
DEFINE_PROP_SIZE("pref32-reserve", GenPCIERootPort, pref32_reserve, -1),
|
|
|
|
DEFINE_PROP_SIZE("pref64-reserve", GenPCIERootPort, pref64_reserve, -1),
|
2017-06-07 14:43:59 +02:00
|
|
|
DEFINE_PROP_END_OF_LIST()
|
|
|
|
};
|
|
|
|
|
2017-01-23 20:20:20 +01:00
|
|
|
static void gen_rp_dev_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
|
|
|
PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(klass);
|
|
|
|
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_REDHAT;
|
|
|
|
k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_RP;
|
|
|
|
dc->desc = "PCI Express Root Port";
|
|
|
|
dc->vmsd = &vmstate_rp_dev;
|
2017-06-07 14:43:59 +02:00
|
|
|
dc->props = gen_rp_props;
|
2017-08-18 01:36:49 +02:00
|
|
|
|
2018-01-14 03:04:12 +01:00
|
|
|
device_class_set_parent_realize(dc, gen_rp_realize, &rpc->parent_realize);
|
2017-08-18 01:36:49 +02:00
|
|
|
|
2017-01-23 20:20:20 +01:00
|
|
|
rpc->aer_vector = gen_rp_aer_vector;
|
|
|
|
rpc->interrupts_init = gen_rp_interrupts_init;
|
|
|
|
rpc->interrupts_uninit = gen_rp_interrupts_uninit;
|
|
|
|
rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo gen_rp_dev_info = {
|
|
|
|
.name = TYPE_GEN_PCIE_ROOT_PORT,
|
|
|
|
.parent = TYPE_PCIE_ROOT_PORT,
|
2017-06-07 14:43:59 +02:00
|
|
|
.instance_size = sizeof(GenPCIERootPort),
|
2017-01-23 20:20:20 +01:00
|
|
|
.class_init = gen_rp_dev_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void gen_rp_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&gen_rp_dev_info);
|
|
|
|
}
|
|
|
|
type_init(gen_rp_register_types)
|