2007-10-08 15:04:02 +02:00
|
|
|
/*
|
|
|
|
* CRIS virtual CPU header
|
|
|
|
*
|
|
|
|
* Copyright (c) 2007 AXIS Communications AB
|
|
|
|
* Written by Edgar E. Iglesias
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2020-10-23 14:16:48 +02:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2007-10-08 15:04:02 +02:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-16 22:47:01 +02:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2007-10-08 15:04:02 +02:00
|
|
|
*/
|
2016-06-29 11:05:55 +02:00
|
|
|
|
|
|
|
#ifndef CRIS_CPU_H
|
|
|
|
#define CRIS_CPU_H
|
2007-10-08 15:04:02 +02:00
|
|
|
|
2016-03-15 13:49:25 +01:00
|
|
|
#include "cpu-qom.h"
|
2019-03-22 19:51:19 +01:00
|
|
|
#include "exec/cpu-defs.h"
|
2007-10-08 15:04:02 +02:00
|
|
|
|
2008-06-10 01:18:06 +02:00
|
|
|
#define EXCP_NMI 1
|
|
|
|
#define EXCP_GURU 2
|
|
|
|
#define EXCP_BUSFAULT 3
|
|
|
|
#define EXCP_IRQ 4
|
|
|
|
#define EXCP_BREAK 5
|
2007-10-08 15:04:02 +02:00
|
|
|
|
2011-05-04 22:34:31 +02:00
|
|
|
/* CRIS-specific interrupt pending bits. */
|
|
|
|
#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
|
|
|
|
|
2014-01-21 13:44:23 +01:00
|
|
|
/* CRUS CPU device objects interrupt lines. */
|
2019-10-17 19:16:53 +02:00
|
|
|
/* PIC passes the vector for the IRQ as the value of it sends over qemu_irq */
|
2014-01-21 13:44:23 +01:00
|
|
|
#define CRIS_CPU_IRQ 0
|
|
|
|
#define CRIS_CPU_NMI 1
|
|
|
|
|
2008-05-03 00:16:17 +02:00
|
|
|
/* Register aliases. R0 - R15 */
|
|
|
|
#define R_FP 8
|
|
|
|
#define R_SP 14
|
|
|
|
#define R_ACR 15
|
|
|
|
|
|
|
|
/* Support regs, P0 - P15 */
|
|
|
|
#define PR_BZ 0
|
|
|
|
#define PR_VR 1
|
|
|
|
#define PR_PID 2
|
|
|
|
#define PR_SRS 3
|
|
|
|
#define PR_WZ 4
|
|
|
|
#define PR_EXS 5
|
|
|
|
#define PR_EDA 6
|
2010-02-15 11:17:33 +01:00
|
|
|
#define PR_PREFIX 6 /* On CRISv10 P6 is reserved, we use it as prefix. */
|
2008-05-03 00:16:17 +02:00
|
|
|
#define PR_MOF 7
|
|
|
|
#define PR_DZ 8
|
|
|
|
#define PR_EBP 9
|
|
|
|
#define PR_ERP 10
|
|
|
|
#define PR_SRP 11
|
2008-06-10 01:18:06 +02:00
|
|
|
#define PR_NRP 12
|
2008-05-03 00:16:17 +02:00
|
|
|
#define PR_CCS 13
|
|
|
|
#define PR_USP 14
|
2011-07-05 12:56:41 +02:00
|
|
|
#define PRV10_BRP 14
|
2008-05-03 00:16:17 +02:00
|
|
|
#define PR_SPC 15
|
|
|
|
|
2007-10-08 15:04:02 +02:00
|
|
|
/* CPU flags. */
|
2008-06-10 01:18:06 +02:00
|
|
|
#define Q_FLAG 0x80000000
|
2012-06-14 16:23:55 +02:00
|
|
|
#define M_FLAG_V32 0x40000000
|
2010-02-15 11:17:33 +01:00
|
|
|
#define PFIX_FLAG 0x800 /* CRISv10 Only. */
|
2011-12-12 11:38:31 +01:00
|
|
|
#define F_FLAG_V10 0x400
|
|
|
|
#define P_FLAG_V10 0x200
|
2007-10-08 15:04:02 +02:00
|
|
|
#define S_FLAG 0x200
|
|
|
|
#define R_FLAG 0x100
|
|
|
|
#define P_FLAG 0x80
|
2012-06-14 16:23:55 +02:00
|
|
|
#define M_FLAG_V10 0x80
|
2007-10-08 15:04:02 +02:00
|
|
|
#define U_FLAG 0x40
|
|
|
|
#define I_FLAG 0x20
|
|
|
|
#define X_FLAG 0x10
|
|
|
|
#define N_FLAG 0x08
|
|
|
|
#define Z_FLAG 0x04
|
|
|
|
#define V_FLAG 0x02
|
|
|
|
#define C_FLAG 0x01
|
|
|
|
#define ALU_FLAGS 0x1F
|
|
|
|
|
|
|
|
/* Condition codes. */
|
|
|
|
#define CC_CC 0
|
|
|
|
#define CC_CS 1
|
|
|
|
#define CC_NE 2
|
|
|
|
#define CC_EQ 3
|
|
|
|
#define CC_VC 4
|
|
|
|
#define CC_VS 5
|
|
|
|
#define CC_PL 6
|
|
|
|
#define CC_MI 7
|
|
|
|
#define CC_LS 8
|
|
|
|
#define CC_HI 9
|
|
|
|
#define CC_GE 10
|
|
|
|
#define CC_LT 11
|
|
|
|
#define CC_GT 12
|
|
|
|
#define CC_LE 13
|
|
|
|
#define CC_A 14
|
|
|
|
#define CC_P 15
|
|
|
|
|
2012-05-04 12:54:34 +02:00
|
|
|
typedef struct {
|
|
|
|
uint32_t hi;
|
|
|
|
uint32_t lo;
|
|
|
|
} TLBSet;
|
|
|
|
|
2022-02-07 13:35:58 +01:00
|
|
|
typedef struct CPUArchState {
|
2007-10-08 15:04:02 +02:00
|
|
|
uint32_t regs[16];
|
2008-05-03 00:16:17 +02:00
|
|
|
/* P0 - P15 are referred to as special registers in the docs. */
|
2007-10-08 15:04:02 +02:00
|
|
|
uint32_t pregs[16];
|
2008-05-03 00:16:17 +02:00
|
|
|
|
2011-04-28 17:20:27 +02:00
|
|
|
/* Pseudo register for the PC. Not directly accessible on CRIS. */
|
2007-10-08 15:04:02 +02:00
|
|
|
uint32_t pc;
|
|
|
|
|
2008-05-03 00:16:17 +02:00
|
|
|
/* Pseudo register for the kernel stack. */
|
|
|
|
uint32_t ksp;
|
|
|
|
|
2008-05-13 12:59:14 +02:00
|
|
|
/* Branch. */
|
|
|
|
int dslot;
|
2007-10-08 15:04:02 +02:00
|
|
|
int btaken;
|
2008-05-13 12:59:14 +02:00
|
|
|
uint32_t btarget;
|
2007-10-08 15:04:02 +02:00
|
|
|
|
|
|
|
/* Condition flag tracking. */
|
|
|
|
uint32_t cc_op;
|
|
|
|
uint32_t cc_mask;
|
|
|
|
uint32_t cc_dest;
|
|
|
|
uint32_t cc_src;
|
|
|
|
uint32_t cc_result;
|
|
|
|
/* size of the operation, 1 = byte, 2 = word, 4 = dword. */
|
|
|
|
int cc_size;
|
2008-05-27 23:10:56 +02:00
|
|
|
/* X flag at the time of cc snapshot. */
|
2007-10-08 15:04:02 +02:00
|
|
|
int cc_x;
|
|
|
|
|
2010-02-15 11:17:33 +01:00
|
|
|
/* CRIS has certain insns that lockout interrupts. */
|
|
|
|
int locked_irq;
|
2008-03-14 02:08:09 +01:00
|
|
|
int interrupt_vector;
|
|
|
|
int fault_vector;
|
|
|
|
int trap_vector;
|
|
|
|
|
2008-05-03 00:16:17 +02:00
|
|
|
/* FIXME: add a check in the translator to avoid writing to support
|
|
|
|
register sets beyond the 4th. The ISA allows up to 256! but in
|
|
|
|
practice there is no core that implements more than 4.
|
|
|
|
|
|
|
|
Support function registers are used to control units close to the
|
|
|
|
core. Accesses do not pass down the normal hierarchy.
|
|
|
|
*/
|
|
|
|
uint32_t sregs[4][16];
|
|
|
|
|
2008-05-11 16:28:14 +02:00
|
|
|
/* Linear feedback shift reg in the mmu. Used to provide pseudo
|
2015-09-08 23:45:14 +02:00
|
|
|
randomness for the 'hint' the mmu gives to sw for choosing valid
|
2008-05-11 16:28:14 +02:00
|
|
|
sets on TLB refills. */
|
|
|
|
uint32_t mmu_rand_lfsr;
|
|
|
|
|
2008-05-03 00:16:17 +02:00
|
|
|
/*
|
|
|
|
* We just store the stores to the tlbset here for later evaluation
|
|
|
|
* when the hw needs access to them.
|
|
|
|
*
|
|
|
|
* One for I and another for D.
|
|
|
|
*/
|
2012-05-04 12:54:34 +02:00
|
|
|
TLBSet tlbsets[2][4][16];
|
2008-05-03 00:16:17 +02:00
|
|
|
|
2016-11-14 15:19:17 +01:00
|
|
|
/* Fields up to this point are cleared by a CPU reset */
|
|
|
|
struct {} end_reset_fields;
|
2010-09-19 00:30:25 +02:00
|
|
|
|
2016-11-14 15:19:17 +01:00
|
|
|
/* Members from load_info on are preserved across resets. */
|
|
|
|
void *load_info;
|
2007-10-08 15:04:02 +02:00
|
|
|
} CPUCRISState;
|
|
|
|
|
2016-03-15 13:49:25 +01:00
|
|
|
/**
|
|
|
|
* CRISCPU:
|
|
|
|
* @env: #CPUCRISState
|
|
|
|
*
|
|
|
|
* A CRIS CPU.
|
|
|
|
*/
|
2022-02-14 17:15:16 +01:00
|
|
|
struct ArchCPU {
|
2016-03-15 13:49:25 +01:00
|
|
|
CPUState parent_obj;
|
|
|
|
|
|
|
|
CPUCRISState env;
|
|
|
|
};
|
|
|
|
|
2023-10-13 11:35:04 +02:00
|
|
|
/**
|
|
|
|
* CRISCPUClass:
|
|
|
|
* @parent_realize: The parent class' realize handler.
|
|
|
|
* @parent_phases: The parent class' reset phase handlers.
|
|
|
|
* @vr: Version Register value.
|
|
|
|
*
|
|
|
|
* A CRIS CPU model.
|
|
|
|
*/
|
|
|
|
struct CRISCPUClass {
|
|
|
|
CPUClass parent_class;
|
|
|
|
|
|
|
|
DeviceRealize parent_realize;
|
|
|
|
ResettablePhases parent_phases;
|
|
|
|
|
|
|
|
uint32_t vr;
|
|
|
|
};
|
2016-03-15 13:49:25 +01:00
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
2019-08-12 07:23:44 +02:00
|
|
|
extern const VMStateDescription vmstate_cris_cpu;
|
2016-03-15 13:49:25 +01:00
|
|
|
|
|
|
|
void cris_cpu_do_interrupt(CPUState *cpu);
|
|
|
|
void crisv10_cpu_do_interrupt(CPUState *cpu);
|
|
|
|
bool cris_cpu_exec_interrupt(CPUState *cpu, int int_req);
|
2021-09-15 01:27:10 +02:00
|
|
|
|
|
|
|
bool cris_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
|
|
|
|
MMUAccessType access_type, int mmu_idx,
|
|
|
|
bool probe, uintptr_t retaddr);
|
2022-12-06 16:20:51 +01:00
|
|
|
hwaddr cris_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
|
2021-09-11 18:54:18 +02:00
|
|
|
#endif
|
2016-03-15 13:49:25 +01:00
|
|
|
|
2019-04-17 21:18:02 +02:00
|
|
|
void cris_cpu_dump_state(CPUState *cs, FILE *f, int flags);
|
2016-03-15 13:49:25 +01:00
|
|
|
|
2020-03-16 18:21:41 +01:00
|
|
|
int crisv10_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
|
|
|
|
int cris_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
|
2016-03-15 13:49:25 +01:00
|
|
|
int cris_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
|
2012-04-11 23:12:05 +02:00
|
|
|
|
2013-01-19 23:55:42 +01:00
|
|
|
void cris_initialize_tcg(void);
|
|
|
|
void cris_initialize_crisv10_tcg(void);
|
|
|
|
|
2016-10-06 15:10:57 +02:00
|
|
|
/* Instead of computing the condition codes after each CRIS instruction,
|
|
|
|
* QEMU just stores one operand (called CC_SRC), the result
|
|
|
|
* (called CC_DEST) and the type of operation (called CC_OP). When the
|
|
|
|
* condition codes are needed, the condition codes can be calculated
|
|
|
|
* using this information. Condition codes are not generated if they
|
|
|
|
* are only needed for conditional branches.
|
|
|
|
*/
|
2007-10-08 15:04:02 +02:00
|
|
|
enum {
|
|
|
|
CC_OP_DYNAMIC, /* Use env->cc_op */
|
|
|
|
CC_OP_FLAGS,
|
|
|
|
CC_OP_CMP,
|
|
|
|
CC_OP_MOVE,
|
|
|
|
CC_OP_ADD,
|
|
|
|
CC_OP_ADDC,
|
|
|
|
CC_OP_MCP,
|
|
|
|
CC_OP_ADDU,
|
|
|
|
CC_OP_SUB,
|
|
|
|
CC_OP_SUBU,
|
|
|
|
CC_OP_NEG,
|
|
|
|
CC_OP_BTST,
|
|
|
|
CC_OP_MULS,
|
|
|
|
CC_OP_MULU,
|
|
|
|
CC_OP_DSTEP,
|
2010-02-15 11:17:33 +01:00
|
|
|
CC_OP_MSTEP,
|
2007-10-08 15:04:02 +02:00
|
|
|
CC_OP_BOUND,
|
|
|
|
|
|
|
|
CC_OP_OR,
|
|
|
|
CC_OP_AND,
|
|
|
|
CC_OP_XOR,
|
|
|
|
CC_OP_LSL,
|
|
|
|
CC_OP_LSR,
|
|
|
|
CC_OP_ASR,
|
|
|
|
CC_OP_LZ
|
|
|
|
};
|
|
|
|
|
|
|
|
/* CRIS uses 8k pages. */
|
2008-03-25 23:28:25 +01:00
|
|
|
#define MMAP_SHIFT TARGET_PAGE_BITS
|
2007-10-08 15:04:02 +02:00
|
|
|
|
2018-02-07 11:40:25 +01:00
|
|
|
#define CPU_RESOLVING_TYPE TYPE_CRIS_CPU
|
2017-10-05 15:50:40 +02:00
|
|
|
|
2007-10-14 09:07:08 +02:00
|
|
|
/* MMU modes definitions */
|
|
|
|
#define MMU_USER_IDX 1
|
|
|
|
|
2008-02-28 09:28:32 +01:00
|
|
|
/* Support function regs. */
|
2007-10-08 15:04:02 +02:00
|
|
|
#define SFR_RW_GC_CFG 0][0
|
2008-05-03 00:16:17 +02:00
|
|
|
#define SFR_RW_MM_CFG env->pregs[PR_SRS]][0
|
|
|
|
#define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
|
|
|
|
#define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
|
|
|
|
#define SFR_R_MM_CAUSE env->pregs[PR_SRS]][3
|
|
|
|
#define SFR_RW_MM_TLB_SEL env->pregs[PR_SRS]][4
|
|
|
|
#define SFR_RW_MM_TLB_LO env->pregs[PR_SRS]][5
|
|
|
|
#define SFR_RW_MM_TLB_HI env->pregs[PR_SRS]][6
|
2007-10-08 15:04:02 +02:00
|
|
|
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/cpu-all.h"
|
2008-11-18 20:36:03 +01:00
|
|
|
|
2023-06-21 15:56:24 +02:00
|
|
|
static inline void cpu_get_tb_cpu_state(CPUCRISState *env, vaddr *pc,
|
|
|
|
uint64_t *cs_base, uint32_t *flags)
|
2008-11-18 20:46:41 +01:00
|
|
|
{
|
|
|
|
*pc = env->pc;
|
|
|
|
*cs_base = 0;
|
|
|
|
*flags = env->dslot |
|
2010-02-15 11:17:33 +01:00
|
|
|
(env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG
|
|
|
|
| X_FLAG | PFIX_FLAG));
|
2008-11-18 20:46:41 +01:00
|
|
|
}
|
|
|
|
|
2007-10-08 15:04:02 +02:00
|
|
|
#endif
|