2012-04-15 23:29:19 +02:00
|
|
|
/*
|
|
|
|
* QEMU MIPS CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "cpu.h"
|
|
|
|
#include "qemu-common.h"
|
|
|
|
|
|
|
|
|
2013-06-21 19:09:18 +02:00
|
|
|
static void mips_cpu_set_pc(CPUState *cs, vaddr value)
|
|
|
|
{
|
|
|
|
MIPSCPU *cpu = MIPS_CPU(cs);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->active_tc.PC = value & ~(target_ulong)1;
|
|
|
|
if (value & 1) {
|
|
|
|
env->hflags |= MIPS_HFLAG_M16;
|
|
|
|
} else {
|
|
|
|
env->hflags &= ~(MIPS_HFLAG_M16);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-06-28 19:31:32 +02:00
|
|
|
static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
|
|
|
|
{
|
|
|
|
MIPSCPU *cpu = MIPS_CPU(cs);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->active_tc.PC = tb->pc;
|
|
|
|
env->hflags &= ~MIPS_HFLAG_BMASK;
|
|
|
|
env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
|
|
|
|
}
|
|
|
|
|
2012-04-15 23:29:19 +02:00
|
|
|
/* CPUClass::reset() */
|
|
|
|
static void mips_cpu_reset(CPUState *s)
|
|
|
|
{
|
|
|
|
MIPSCPU *cpu = MIPS_CPU(s);
|
|
|
|
MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
|
|
|
|
mcc->parent_reset(s);
|
|
|
|
|
2012-12-17 06:18:02 +01:00
|
|
|
memset(env, 0, offsetof(CPUMIPSState, breakpoints));
|
|
|
|
tlb_flush(env, 1);
|
|
|
|
|
2012-04-15 23:29:19 +02:00
|
|
|
cpu_state_reset(env);
|
|
|
|
}
|
|
|
|
|
2013-01-16 03:48:37 +01:00
|
|
|
static void mips_cpu_realizefn(DeviceState *dev, Error **errp)
|
|
|
|
{
|
2013-07-27 02:53:25 +02:00
|
|
|
CPUState *cs = CPU(dev);
|
2013-01-16 03:48:37 +01:00
|
|
|
MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev);
|
|
|
|
|
2013-07-27 02:53:25 +02:00
|
|
|
cpu_reset(cs);
|
|
|
|
qemu_init_vcpu(cs);
|
2013-01-16 03:48:37 +01:00
|
|
|
|
|
|
|
mcc->parent_realize(dev, errp);
|
|
|
|
}
|
|
|
|
|
2012-04-16 02:37:56 +02:00
|
|
|
static void mips_cpu_initfn(Object *obj)
|
|
|
|
{
|
2013-01-17 12:13:41 +01:00
|
|
|
CPUState *cs = CPU(obj);
|
2012-04-16 02:37:56 +02:00
|
|
|
MIPSCPU *cpu = MIPS_CPU(obj);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
|
2013-01-17 12:13:41 +01:00
|
|
|
cs->env_ptr = env;
|
2012-04-16 02:37:56 +02:00
|
|
|
cpu_exec_init(env);
|
2013-01-20 01:22:25 +01:00
|
|
|
|
|
|
|
if (tcg_enabled()) {
|
|
|
|
mips_tcg_init();
|
|
|
|
}
|
2012-04-16 02:37:56 +02:00
|
|
|
}
|
|
|
|
|
2012-04-15 23:29:19 +02:00
|
|
|
static void mips_cpu_class_init(ObjectClass *c, void *data)
|
|
|
|
{
|
|
|
|
MIPSCPUClass *mcc = MIPS_CPU_CLASS(c);
|
|
|
|
CPUClass *cc = CPU_CLASS(c);
|
2013-01-16 03:48:37 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(c);
|
|
|
|
|
|
|
|
mcc->parent_realize = dc->realize;
|
|
|
|
dc->realize = mips_cpu_realizefn;
|
2012-04-15 23:29:19 +02:00
|
|
|
|
|
|
|
mcc->parent_reset = cc->reset;
|
|
|
|
cc->reset = mips_cpu_reset;
|
2013-02-02 10:57:51 +01:00
|
|
|
|
|
|
|
cc->do_interrupt = mips_cpu_do_interrupt;
|
2013-05-27 01:33:50 +02:00
|
|
|
cc->dump_state = mips_cpu_dump_state;
|
2013-06-21 19:09:18 +02:00
|
|
|
cc->set_pc = mips_cpu_set_pc;
|
2013-06-28 19:31:32 +02:00
|
|
|
cc->synchronize_from_tb = mips_cpu_synchronize_from_tb;
|
2013-06-29 04:18:45 +02:00
|
|
|
cc->gdb_read_register = mips_cpu_gdb_read_register;
|
|
|
|
cc->gdb_write_register = mips_cpu_gdb_write_register;
|
2013-06-29 18:55:54 +02:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
cc->do_unassigned_access = mips_cpu_unassigned_access;
|
|
|
|
cc->get_phys_page_debug = mips_cpu_get_phys_page_debug;
|
|
|
|
#endif
|
2013-06-28 23:18:47 +02:00
|
|
|
|
|
|
|
cc->gdb_num_core_regs = 73;
|
2012-04-15 23:29:19 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo mips_cpu_type_info = {
|
|
|
|
.name = TYPE_MIPS_CPU,
|
|
|
|
.parent = TYPE_CPU,
|
|
|
|
.instance_size = sizeof(MIPSCPU),
|
2012-04-16 02:37:56 +02:00
|
|
|
.instance_init = mips_cpu_initfn,
|
2012-04-15 23:29:19 +02:00
|
|
|
.abstract = false,
|
|
|
|
.class_size = sizeof(MIPSCPUClass),
|
|
|
|
.class_init = mips_cpu_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void mips_cpu_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&mips_cpu_type_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(mips_cpu_register_types)
|