2007-10-08 15:04:02 +02:00
|
|
|
/*
|
|
|
|
* CRIS helper routines.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2007 AXIS Communications AB
|
|
|
|
* Written by Edgar E. Iglesias.
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2020-10-23 14:16:48 +02:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2007-10-08 15:04:02 +02:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-16 22:47:01 +02:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2007-10-08 15:04:02 +02:00
|
|
|
*/
|
|
|
|
|
2016-01-26 19:17:24 +01:00
|
|
|
#include "qemu/osdep.h"
|
2022-02-07 09:27:56 +01:00
|
|
|
#include "qemu/log.h"
|
2007-10-08 15:04:02 +02:00
|
|
|
#include "cpu.h"
|
2021-02-04 17:39:23 +01:00
|
|
|
#include "hw/core/tcg-cpu-ops.h"
|
2007-10-08 15:04:02 +02:00
|
|
|
#include "mmu.h"
|
2012-12-17 18:20:00 +01:00
|
|
|
#include "qemu/host-utils.h"
|
2016-03-15 13:18:37 +01:00
|
|
|
#include "exec/exec-all.h"
|
2014-03-28 19:42:10 +01:00
|
|
|
#include "exec/cpu_ldst.h"
|
2019-04-02 10:24:13 +02:00
|
|
|
#include "exec/helper-proto.h"
|
2007-10-08 15:04:02 +02:00
|
|
|
|
2009-01-15 22:48:06 +01:00
|
|
|
|
|
|
|
//#define CRIS_HELPER_DEBUG
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef CRIS_HELPER_DEBUG
|
|
|
|
#define D(x) x
|
2013-01-24 10:51:47 +01:00
|
|
|
#define D_LOG(...) qemu_log(__VA_ARGS__)
|
2009-01-15 22:48:06 +01:00
|
|
|
#else
|
2008-03-14 02:04:24 +01:00
|
|
|
#define D(x)
|
2009-01-15 22:48:06 +01:00
|
|
|
#define D_LOG(...) do { } while (0)
|
|
|
|
#endif
|
2008-03-14 02:04:24 +01:00
|
|
|
|
2012-03-14 01:38:21 +01:00
|
|
|
static void cris_shift_ccs(CPUCRISState *env)
|
2008-03-14 02:04:24 +01:00
|
|
|
{
|
2013-01-25 17:37:28 +01:00
|
|
|
uint32_t ccs;
|
|
|
|
/* Apply the ccs shift. */
|
|
|
|
ccs = env->pregs[PR_CCS];
|
|
|
|
ccs = ((ccs & 0xc0000000) | ((ccs << 12) >> 2)) & ~0x3ff;
|
|
|
|
env->pregs[PR_CCS] = ccs;
|
2008-03-14 02:04:24 +01:00
|
|
|
}
|
|
|
|
|
2019-04-02 10:24:13 +02:00
|
|
|
bool cris_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
|
|
|
|
MMUAccessType access_type, int mmu_idx,
|
|
|
|
bool probe, uintptr_t retaddr)
|
2007-10-08 15:04:02 +02:00
|
|
|
{
|
2013-08-26 03:01:33 +02:00
|
|
|
CRISCPU *cpu = CRIS_CPU(cs);
|
|
|
|
CPUCRISState *env = &cpu->env;
|
2013-01-25 17:37:28 +01:00
|
|
|
struct cris_mmu_result res;
|
|
|
|
int prot, miss;
|
|
|
|
target_ulong phy;
|
|
|
|
|
|
|
|
miss = cris_mmu_translate(&res, env, address & TARGET_PAGE_MASK,
|
2019-04-02 10:24:13 +02:00
|
|
|
access_type, mmu_idx, 0);
|
|
|
|
if (likely(!miss)) {
|
2013-01-25 17:37:28 +01:00
|
|
|
/*
|
|
|
|
* Mask off the cache selection bit. The ETRAX busses do not
|
|
|
|
* see the top bit.
|
|
|
|
*/
|
|
|
|
phy = res.phy & ~0x80000000;
|
|
|
|
prot = res.prot;
|
2013-09-03 13:59:37 +02:00
|
|
|
tlb_set_page(cs, address & TARGET_PAGE_MASK, phy,
|
2013-01-25 17:37:28 +01:00
|
|
|
prot, mmu_idx, TARGET_PAGE_SIZE);
|
2019-04-02 10:24:13 +02:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (probe) {
|
|
|
|
return false;
|
2013-01-25 17:37:28 +01:00
|
|
|
}
|
2019-04-02 10:24:13 +02:00
|
|
|
|
|
|
|
if (cs->exception_index == EXCP_BUSFAULT) {
|
|
|
|
cpu_abort(cs, "CRIS: Illegal recursive bus fault."
|
|
|
|
"addr=%" VADDR_PRIx " access_type=%d\n",
|
|
|
|
address, access_type);
|
2013-01-25 17:37:28 +01:00
|
|
|
}
|
2019-04-02 10:24:13 +02:00
|
|
|
|
|
|
|
env->pregs[PR_EDA] = address;
|
|
|
|
cs->exception_index = EXCP_BUSFAULT;
|
|
|
|
env->fault_vector = res.bf_vec;
|
|
|
|
if (retaddr) {
|
2022-10-24 15:09:57 +02:00
|
|
|
if (cpu_restore_state(cs, retaddr)) {
|
2019-04-02 10:24:13 +02:00
|
|
|
/* Evaluate flags after retranslation. */
|
|
|
|
helper_top_evaluate_flags(env);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
cpu_loop_exit(cs);
|
|
|
|
}
|
|
|
|
|
2013-02-18 19:59:39 +01:00
|
|
|
void crisv10_cpu_do_interrupt(CPUState *cs)
|
2010-02-15 11:47:34 +01:00
|
|
|
{
|
2013-02-18 19:59:39 +01:00
|
|
|
CRISCPU *cpu = CRIS_CPU(cs);
|
|
|
|
CPUCRISState *env = &cpu->env;
|
2013-01-25 17:37:28 +01:00
|
|
|
int ex_vec = -1;
|
|
|
|
|
|
|
|
D_LOG("exception index=%d interrupt_req=%d\n",
|
2013-08-26 08:31:06 +02:00
|
|
|
cs->exception_index,
|
2013-01-17 18:51:17 +01:00
|
|
|
cs->interrupt_request);
|
2013-01-25 17:37:28 +01:00
|
|
|
|
2014-01-18 05:07:48 +01:00
|
|
|
if (env->dslot) {
|
|
|
|
/* CRISv10 never takes interrupts while in a delay-slot. */
|
2013-09-03 17:38:47 +02:00
|
|
|
cpu_abort(cs, "CRIS: Interrupt on delay-slot\n");
|
2014-01-18 05:07:48 +01:00
|
|
|
}
|
|
|
|
|
2013-01-25 17:37:28 +01:00
|
|
|
assert(!(env->pregs[PR_CCS] & PFIX_FLAG));
|
2013-08-26 08:31:06 +02:00
|
|
|
switch (cs->exception_index) {
|
2013-01-25 17:37:28 +01:00
|
|
|
case EXCP_BREAK:
|
|
|
|
/* These exceptions are genereated by the core itself.
|
|
|
|
ERP should point to the insn following the brk. */
|
|
|
|
ex_vec = env->trap_vector;
|
|
|
|
env->pregs[PRV10_BRP] = env->pc;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case EXCP_NMI:
|
|
|
|
/* NMI is hardwired to vector zero. */
|
|
|
|
ex_vec = 0;
|
|
|
|
env->pregs[PR_CCS] &= ~M_FLAG_V10;
|
|
|
|
env->pregs[PRV10_BRP] = env->pc;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case EXCP_BUSFAULT:
|
2013-09-03 17:38:47 +02:00
|
|
|
cpu_abort(cs, "Unhandled busfault");
|
2013-01-25 17:37:28 +01:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
/* The interrupt controller gives us the vector. */
|
|
|
|
ex_vec = env->interrupt_vector;
|
|
|
|
/* Normal interrupts are taken between
|
|
|
|
TB's. env->pc is valid here. */
|
|
|
|
env->pregs[PR_ERP] = env->pc;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (env->pregs[PR_CCS] & U_FLAG) {
|
|
|
|
/* Swap stack pointers. */
|
|
|
|
env->pregs[PR_USP] = env->regs[R_SP];
|
|
|
|
env->regs[R_SP] = env->ksp;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Now that we are in kernel mode, load the handlers address. */
|
|
|
|
env->pc = cpu_ldl_code(env, env->pregs[PR_EBP] + ex_vec * 4);
|
|
|
|
env->locked_irq = 1;
|
|
|
|
env->pregs[PR_CCS] |= F_FLAG_V10; /* set F. */
|
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_INT, "%s isr=%x vec=%x ccs=%x pid=%d erp=%x\n",
|
|
|
|
__func__, env->pc, ex_vec,
|
|
|
|
env->pregs[PR_CCS],
|
|
|
|
env->pregs[PR_PID],
|
|
|
|
env->pregs[PR_ERP]);
|
2010-02-15 11:47:34 +01:00
|
|
|
}
|
|
|
|
|
2013-02-02 10:57:51 +01:00
|
|
|
void cris_cpu_do_interrupt(CPUState *cs)
|
2007-10-08 15:04:02 +02:00
|
|
|
{
|
2013-02-02 10:57:51 +01:00
|
|
|
CRISCPU *cpu = CRIS_CPU(cs);
|
|
|
|
CPUCRISState *env = &cpu->env;
|
2013-01-25 17:37:28 +01:00
|
|
|
int ex_vec = -1;
|
|
|
|
|
|
|
|
D_LOG("exception index=%d interrupt_req=%d\n",
|
2013-08-26 08:31:06 +02:00
|
|
|
cs->exception_index,
|
2013-01-17 18:51:17 +01:00
|
|
|
cs->interrupt_request);
|
2013-01-25 17:37:28 +01:00
|
|
|
|
2013-08-26 08:31:06 +02:00
|
|
|
switch (cs->exception_index) {
|
2013-01-25 17:37:28 +01:00
|
|
|
case EXCP_BREAK:
|
|
|
|
/* These exceptions are genereated by the core itself.
|
|
|
|
ERP should point to the insn following the brk. */
|
|
|
|
ex_vec = env->trap_vector;
|
|
|
|
env->pregs[PR_ERP] = env->pc;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case EXCP_NMI:
|
|
|
|
/* NMI is hardwired to vector zero. */
|
|
|
|
ex_vec = 0;
|
|
|
|
env->pregs[PR_CCS] &= ~M_FLAG_V32;
|
|
|
|
env->pregs[PR_NRP] = env->pc;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case EXCP_BUSFAULT:
|
|
|
|
ex_vec = env->fault_vector;
|
|
|
|
env->pregs[PR_ERP] = env->pc;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
/* The interrupt controller gives us the vector. */
|
|
|
|
ex_vec = env->interrupt_vector;
|
|
|
|
/* Normal interrupts are taken between
|
|
|
|
TB's. env->pc is valid here. */
|
|
|
|
env->pregs[PR_ERP] = env->pc;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Fill in the IDX field. */
|
|
|
|
env->pregs[PR_EXS] = (ex_vec & 0xff) << 8;
|
|
|
|
|
|
|
|
if (env->dslot) {
|
|
|
|
D_LOG("excp isr=%x PC=%x ds=%d SP=%x"
|
|
|
|
" ERP=%x pid=%x ccs=%x cc=%d %x\n",
|
|
|
|
ex_vec, env->pc, env->dslot,
|
|
|
|
env->regs[R_SP],
|
|
|
|
env->pregs[PR_ERP], env->pregs[PR_PID],
|
|
|
|
env->pregs[PR_CCS],
|
|
|
|
env->cc_op, env->cc_mask);
|
|
|
|
/* We loose the btarget, btaken state here so rexec the
|
|
|
|
branch. */
|
|
|
|
env->pregs[PR_ERP] -= env->dslot;
|
|
|
|
/* Exception starts with dslot cleared. */
|
|
|
|
env->dslot = 0;
|
|
|
|
}
|
2018-12-13 23:37:37 +01:00
|
|
|
|
2013-01-25 17:37:28 +01:00
|
|
|
if (env->pregs[PR_CCS] & U_FLAG) {
|
|
|
|
/* Swap stack pointers. */
|
|
|
|
env->pregs[PR_USP] = env->regs[R_SP];
|
|
|
|
env->regs[R_SP] = env->ksp;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Apply the CRIS CCS shift. Clears U if set. */
|
|
|
|
cris_shift_ccs(env);
|
|
|
|
|
|
|
|
/* Now that we are in kernel mode, load the handlers address.
|
|
|
|
This load may not fault, real hw leaves that behaviour as
|
|
|
|
undefined. */
|
|
|
|
env->pc = cpu_ldl_code(env, env->pregs[PR_EBP] + ex_vec * 4);
|
|
|
|
|
|
|
|
/* Clear the excption_index to avoid spurios hw_aborts for recursive
|
|
|
|
bus faults. */
|
2013-08-26 08:31:06 +02:00
|
|
|
cs->exception_index = -1;
|
2013-01-25 17:37:28 +01:00
|
|
|
|
|
|
|
D_LOG("%s isr=%x vec=%x ccs=%x pid=%d erp=%x\n",
|
|
|
|
__func__, env->pc, ex_vec,
|
|
|
|
env->pregs[PR_CCS],
|
|
|
|
env->pregs[PR_PID],
|
|
|
|
env->pregs[PR_ERP]);
|
2007-10-08 15:04:02 +02:00
|
|
|
}
|
|
|
|
|
2013-06-29 18:55:54 +02:00
|
|
|
hwaddr cris_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
|
2007-10-08 15:04:02 +02:00
|
|
|
{
|
2013-06-29 18:55:54 +02:00
|
|
|
CRISCPU *cpu = CRIS_CPU(cs);
|
2013-01-25 17:37:28 +01:00
|
|
|
uint32_t phy = addr;
|
|
|
|
struct cris_mmu_result res;
|
|
|
|
int miss;
|
|
|
|
|
2021-01-28 01:32:22 +01:00
|
|
|
miss = cris_mmu_translate(&res, &cpu->env, addr, MMU_DATA_LOAD, 0, 1);
|
2013-01-25 17:37:28 +01:00
|
|
|
/* If D TLB misses, try I TLB. */
|
|
|
|
if (miss) {
|
2021-01-28 01:32:22 +01:00
|
|
|
miss = cris_mmu_translate(&res, &cpu->env, addr, MMU_INST_FETCH, 0, 1);
|
2013-01-25 17:37:28 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!miss) {
|
|
|
|
phy = res.phy;
|
|
|
|
}
|
|
|
|
D(fprintf(stderr, "%s %x -> %x\n", __func__, addr, phy));
|
|
|
|
return phy;
|
2007-10-08 15:04:02 +02:00
|
|
|
}
|
2014-09-13 18:45:21 +02:00
|
|
|
|
|
|
|
bool cris_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
|
|
|
|
{
|
|
|
|
CPUClass *cc = CPU_GET_CLASS(cs);
|
|
|
|
CRISCPU *cpu = CRIS_CPU(cs);
|
|
|
|
CPUCRISState *env = &cpu->env;
|
|
|
|
bool ret = false;
|
|
|
|
|
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD
|
|
|
|
&& (env->pregs[PR_CCS] & I_FLAG)
|
|
|
|
&& !env->locked_irq) {
|
|
|
|
cs->exception_index = EXCP_IRQ;
|
2021-02-04 17:39:23 +01:00
|
|
|
cc->tcg_ops->do_interrupt(cs);
|
2014-09-13 18:45:21 +02:00
|
|
|
ret = true;
|
|
|
|
}
|
|
|
|
if (interrupt_request & CPU_INTERRUPT_NMI) {
|
|
|
|
unsigned int m_flag_archval;
|
|
|
|
if (env->pregs[PR_VR] < 32) {
|
|
|
|
m_flag_archval = M_FLAG_V10;
|
|
|
|
} else {
|
|
|
|
m_flag_archval = M_FLAG_V32;
|
|
|
|
}
|
|
|
|
if ((env->pregs[PR_CCS] & m_flag_archval)) {
|
|
|
|
cs->exception_index = EXCP_NMI;
|
2021-02-04 17:39:23 +01:00
|
|
|
cc->tcg_ops->do_interrupt(cs);
|
2014-09-13 18:45:21 +02:00
|
|
|
ret = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|