2003-11-13 02:46:15 +01:00
|
|
|
/*
|
|
|
|
* QEMU DMA emulation
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003 Vassili Karpov (malc)
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2004-01-05 01:05:50 +01:00
|
|
|
#include "vl.h"
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-06-07 22:51:58 +02:00
|
|
|
//#define DEBUG_DMA
|
|
|
|
|
2003-11-13 02:46:15 +01:00
|
|
|
#define log(...) fprintf (stderr, "dma: " __VA_ARGS__)
|
|
|
|
#ifdef DEBUG_DMA
|
|
|
|
#define lwarn(...) fprintf (stderr, "dma: " __VA_ARGS__)
|
|
|
|
#define linfo(...) fprintf (stderr, "dma: " __VA_ARGS__)
|
|
|
|
#define ldebug(...) fprintf (stderr, "dma: " __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define lwarn(...)
|
|
|
|
#define linfo(...)
|
|
|
|
#define ldebug(...)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define LENOFA(a) ((int) (sizeof(a)/sizeof(a[0])))
|
|
|
|
|
|
|
|
struct dma_regs {
|
|
|
|
int now[2];
|
|
|
|
uint16_t base[2];
|
|
|
|
uint8_t mode;
|
|
|
|
uint8_t page;
|
2004-06-21 18:47:42 +02:00
|
|
|
uint8_t pageh;
|
2003-11-13 02:46:15 +01:00
|
|
|
uint8_t dack;
|
|
|
|
uint8_t eop;
|
2004-02-26 00:25:55 +01:00
|
|
|
DMA_transfer_handler transfer_handler;
|
|
|
|
void *opaque;
|
2003-11-13 02:46:15 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
#define ADDR 0
|
|
|
|
#define COUNT 1
|
|
|
|
|
|
|
|
static struct dma_cont {
|
|
|
|
uint8_t status;
|
|
|
|
uint8_t command;
|
|
|
|
uint8_t mask;
|
|
|
|
uint8_t flip_flop;
|
2004-04-07 00:43:01 +02:00
|
|
|
int dshift;
|
2003-11-13 02:46:15 +01:00
|
|
|
struct dma_regs regs[4];
|
|
|
|
} dma_controllers[2];
|
|
|
|
|
|
|
|
enum {
|
|
|
|
CMD_MEMORY_TO_MEMORY = 0x01,
|
|
|
|
CMD_FIXED_ADDRESS = 0x02,
|
|
|
|
CMD_BLOCK_CONTROLLER = 0x04,
|
|
|
|
CMD_COMPRESSED_TIME = 0x08,
|
|
|
|
CMD_CYCLIC_PRIORITY = 0x10,
|
|
|
|
CMD_EXTENDED_WRITE = 0x20,
|
|
|
|
CMD_LOW_DREQ = 0x40,
|
|
|
|
CMD_LOW_DACK = 0x80,
|
|
|
|
CMD_NOT_SUPPORTED = CMD_MEMORY_TO_MEMORY | CMD_FIXED_ADDRESS
|
|
|
|
| CMD_COMPRESSED_TIME | CMD_CYCLIC_PRIORITY | CMD_EXTENDED_WRITE
|
|
|
|
| CMD_LOW_DREQ | CMD_LOW_DACK
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
static int channels[8] = {-1, 2, 3, 1, -1, -1, -1, 0};
|
|
|
|
|
2004-03-14 22:41:34 +01:00
|
|
|
static void write_page (void *opaque, uint32_t nport, uint32_t data)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
struct dma_cont *d = opaque;
|
2003-11-13 02:46:15 +01:00
|
|
|
int ichan;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
ichan = channels[nport & 7];
|
2003-11-13 02:46:15 +01:00
|
|
|
if (-1 == ichan) {
|
|
|
|
log ("invalid channel %#x %#x\n", nport, data);
|
|
|
|
return;
|
|
|
|
}
|
2004-04-07 00:43:01 +02:00
|
|
|
d->regs[ichan].page = data;
|
|
|
|
}
|
|
|
|
|
2004-06-21 18:47:42 +02:00
|
|
|
static void write_pageh (void *opaque, uint32_t nport, uint32_t data)
|
2004-04-07 00:43:01 +02:00
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int ichan;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
ichan = channels[nport & 7];
|
2004-06-21 18:47:42 +02:00
|
|
|
if (-1 == ichan) {
|
|
|
|
log ("invalid channel %#x %#x\n", nport, data);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
d->regs[ichan].pageh = data;
|
|
|
|
}
|
2004-04-07 00:43:01 +02:00
|
|
|
|
2004-06-21 18:47:42 +02:00
|
|
|
static uint32_t read_page (void *opaque, uint32_t nport)
|
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int ichan;
|
|
|
|
|
|
|
|
ichan = channels[nport & 7];
|
2004-04-07 00:43:01 +02:00
|
|
|
if (-1 == ichan) {
|
|
|
|
log ("invalid channel read %#x\n", nport);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return d->regs[ichan].page;
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2004-06-21 18:47:42 +02:00
|
|
|
static uint32_t read_pageh (void *opaque, uint32_t nport)
|
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int ichan;
|
|
|
|
|
|
|
|
ichan = channels[nport & 7];
|
|
|
|
if (-1 == ichan) {
|
|
|
|
log ("invalid channel read %#x\n", nport);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return d->regs[ichan].pageh;
|
|
|
|
}
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
static inline void init_chan (struct dma_cont *d, int ichan)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
|
|
|
struct dma_regs *r;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
r = d->regs + ichan;
|
|
|
|
r->now[ADDR] = r->base[0] << d->dshift;
|
2003-11-13 02:46:15 +01:00
|
|
|
r->now[COUNT] = 0;
|
|
|
|
}
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
static inline int getff (struct dma_cont *d)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
|
|
|
int ff;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
ff = d->flip_flop;
|
|
|
|
d->flip_flop = !ff;
|
2003-11-13 02:46:15 +01:00
|
|
|
return ff;
|
|
|
|
}
|
|
|
|
|
2004-03-14 22:41:34 +01:00
|
|
|
static uint32_t read_chan (void *opaque, uint32_t nport)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int ichan, nreg, iport, ff, val;
|
2003-11-13 02:46:15 +01:00
|
|
|
struct dma_regs *r;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
iport = (nport >> d->dshift) & 0x0f;
|
|
|
|
ichan = iport >> 1;
|
|
|
|
nreg = iport & 1;
|
|
|
|
r = d->regs + ichan;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
ff = getff (d);
|
2003-11-13 02:46:15 +01:00
|
|
|
if (nreg)
|
2004-04-07 00:43:01 +02:00
|
|
|
val = (r->base[COUNT] << d->dshift) - r->now[COUNT];
|
2003-11-13 02:46:15 +01:00
|
|
|
else
|
|
|
|
val = r->now[ADDR] + r->now[COUNT];
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
return (val >> (d->dshift + (ff << 3))) & 0xff;
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2004-03-14 22:41:34 +01:00
|
|
|
static void write_chan (void *opaque, uint32_t nport, uint32_t data)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int iport, ichan, nreg;
|
2003-11-13 02:46:15 +01:00
|
|
|
struct dma_regs *r;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
iport = (nport >> d->dshift) & 0x0f;
|
|
|
|
ichan = iport >> 1;
|
|
|
|
nreg = iport & 1;
|
|
|
|
r = d->regs + ichan;
|
|
|
|
if (getff (d)) {
|
2004-01-19 22:11:02 +01:00
|
|
|
r->base[nreg] = (r->base[nreg] & 0xff) | ((data << 8) & 0xff00);
|
2004-04-07 00:43:01 +02:00
|
|
|
init_chan (d, ichan);
|
2004-01-19 22:11:02 +01:00
|
|
|
} else {
|
|
|
|
r->base[nreg] = (r->base[nreg] & 0xff00) | (data & 0xff);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2004-03-14 22:41:34 +01:00
|
|
|
static void write_cont (void *opaque, uint32_t nport, uint32_t data)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int iport, ichan;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
iport = (nport >> d->dshift) & 0x0f;
|
2003-11-13 02:46:15 +01:00
|
|
|
switch (iport) {
|
|
|
|
case 8: /* command */
|
2004-04-12 21:07:27 +02:00
|
|
|
if ((data != 0) && (data & CMD_NOT_SUPPORTED)) {
|
2003-11-13 02:46:15 +01:00
|
|
|
log ("command %#x not supported\n", data);
|
2004-04-12 21:07:27 +02:00
|
|
|
return;
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
d->command = data;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 9:
|
|
|
|
ichan = data & 3;
|
|
|
|
if (data & 4) {
|
|
|
|
d->status |= 1 << (ichan + 4);
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
d->status &= ~(1 << (ichan + 4));
|
|
|
|
}
|
|
|
|
d->status &= ~(1 << ichan);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0xa: /* single mask */
|
|
|
|
if (data & 4)
|
|
|
|
d->mask |= 1 << (data & 3);
|
|
|
|
else
|
|
|
|
d->mask &= ~(1 << (data & 3));
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0xb: /* mode */
|
|
|
|
{
|
2004-01-05 01:05:50 +01:00
|
|
|
ichan = data & 3;
|
|
|
|
#ifdef DEBUG_DMA
|
2003-11-13 02:46:15 +01:00
|
|
|
int op;
|
|
|
|
int ai;
|
|
|
|
int dir;
|
|
|
|
int opmode;
|
|
|
|
|
2004-01-05 01:05:50 +01:00
|
|
|
op = (data >> 2) & 3;
|
|
|
|
ai = (data >> 4) & 1;
|
|
|
|
dir = (data >> 5) & 1;
|
|
|
|
opmode = (data >> 6) & 3;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
|
|
|
linfo ("ichan %d, op %d, ai %d, dir %d, opmode %d\n",
|
|
|
|
ichan, op, ai, dir, opmode);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
d->regs[ichan].mode = data;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
case 0xc: /* clear flip flop */
|
|
|
|
d->flip_flop = 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0xd: /* reset */
|
|
|
|
d->flip_flop = 0;
|
|
|
|
d->mask = ~0;
|
|
|
|
d->status = 0;
|
|
|
|
d->command = 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0xe: /* clear mask for all channels */
|
|
|
|
d->mask = 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0xf: /* write mask for all channels */
|
|
|
|
d->mask = data;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
log ("dma: unknown iport %#x\n", iport);
|
2004-04-12 21:07:27 +02:00
|
|
|
break;
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2004-01-05 01:05:50 +01:00
|
|
|
#ifdef DEBUG_DMA
|
2003-11-13 02:46:15 +01:00
|
|
|
if (0xc != iport) {
|
2004-04-07 00:43:01 +02:00
|
|
|
linfo ("nport %#06x, ichan % 2d, val %#06x\n",
|
|
|
|
nport, ichan, data);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
static uint32_t read_cont (void *opaque, uint32_t nport)
|
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int iport, val;
|
|
|
|
|
|
|
|
iport = (nport >> d->dshift) & 0x0f;
|
|
|
|
switch (iport) {
|
|
|
|
case 0x08: /* status */
|
|
|
|
val = d->status;
|
|
|
|
d->status &= 0xf0;
|
|
|
|
break;
|
|
|
|
case 0x0f: /* mask */
|
|
|
|
val = d->mask;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
val = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2003-11-13 02:46:15 +01:00
|
|
|
int DMA_get_channel_mode (int nchan)
|
|
|
|
{
|
|
|
|
return dma_controllers[nchan > 3].regs[nchan & 3].mode;
|
|
|
|
}
|
|
|
|
|
|
|
|
void DMA_hold_DREQ (int nchan)
|
|
|
|
{
|
|
|
|
int ncont, ichan;
|
|
|
|
|
|
|
|
ncont = nchan > 3;
|
|
|
|
ichan = nchan & 3;
|
|
|
|
linfo ("held cont=%d chan=%d\n", ncont, ichan);
|
|
|
|
dma_controllers[ncont].status |= 1 << (ichan + 4);
|
|
|
|
}
|
|
|
|
|
|
|
|
void DMA_release_DREQ (int nchan)
|
|
|
|
{
|
|
|
|
int ncont, ichan;
|
|
|
|
|
|
|
|
ncont = nchan > 3;
|
|
|
|
ichan = nchan & 3;
|
|
|
|
linfo ("released cont=%d chan=%d\n", ncont, ichan);
|
|
|
|
dma_controllers[ncont].status &= ~(1 << (ichan + 4));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void channel_run (int ncont, int ichan)
|
|
|
|
{
|
|
|
|
struct dma_regs *r;
|
|
|
|
int n;
|
2004-02-26 00:25:55 +01:00
|
|
|
target_ulong addr;
|
2003-11-13 02:46:15 +01:00
|
|
|
/* int ai, dir; */
|
|
|
|
|
|
|
|
r = dma_controllers[ncont].regs + ichan;
|
|
|
|
/* ai = r->mode & 16; */
|
|
|
|
/* dir = r->mode & 32 ? -1 : 1; */
|
|
|
|
|
2004-06-21 18:47:42 +02:00
|
|
|
/* NOTE: pageh is only used by PPC PREP */
|
|
|
|
addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR];
|
2004-02-26 00:25:55 +01:00
|
|
|
n = r->transfer_handler (r->opaque, addr,
|
|
|
|
(r->base[COUNT] << ncont) + (1 << ncont));
|
2003-11-13 02:46:15 +01:00
|
|
|
r->now[COUNT] = n;
|
|
|
|
|
2004-02-26 00:25:55 +01:00
|
|
|
ldebug ("dma_pos %d size %d\n",
|
|
|
|
n, (r->base[1] << ncont) + (1 << ncont));
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA_run (void)
|
|
|
|
{
|
|
|
|
struct dma_cont *d;
|
|
|
|
int icont, ichan;
|
|
|
|
|
|
|
|
d = dma_controllers;
|
|
|
|
|
|
|
|
for (icont = 0; icont < 2; icont++, d++) {
|
|
|
|
for (ichan = 0; ichan < 4; ichan++) {
|
|
|
|
int mask;
|
|
|
|
|
|
|
|
mask = 1 << ichan;
|
|
|
|
|
|
|
|
if ((0 == (d->mask & mask)) && (0 != (d->status & (mask << 4))))
|
|
|
|
channel_run (icont, ichan);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void DMA_register_channel (int nchan,
|
2004-02-26 00:25:55 +01:00
|
|
|
DMA_transfer_handler transfer_handler,
|
|
|
|
void *opaque)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
|
|
|
struct dma_regs *r;
|
|
|
|
int ichan, ncont;
|
|
|
|
|
|
|
|
ncont = nchan > 3;
|
|
|
|
ichan = nchan & 3;
|
|
|
|
|
|
|
|
r = dma_controllers[ncont].regs + ichan;
|
2004-02-26 00:25:55 +01:00
|
|
|
r->transfer_handler = transfer_handler;
|
|
|
|
r->opaque = opaque;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* request the emulator to transfer a new DMA memory block ASAP */
|
|
|
|
void DMA_schedule(int nchan)
|
|
|
|
{
|
|
|
|
cpu_interrupt(cpu_single_env, CPU_INTERRUPT_EXIT);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2004-06-20 14:58:36 +02:00
|
|
|
static void dma_reset(void *opaque)
|
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
write_cont (d, (0x0d << d->dshift), 0);
|
|
|
|
}
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
/* dshift = 0: 8 bit DMA, 1 = 16 bit DMA */
|
2004-06-21 18:47:42 +02:00
|
|
|
static void dma_init2(struct dma_cont *d, int base, int dshift,
|
|
|
|
int page_base, int pageh_base)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
const static int page_port_list[] = { 0x1, 0x2, 0x3, 0x7 };
|
2003-11-13 02:46:15 +01:00
|
|
|
int i;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
d->dshift = dshift;
|
2003-11-13 02:46:15 +01:00
|
|
|
for (i = 0; i < 8; i++) {
|
2004-04-07 00:43:01 +02:00
|
|
|
register_ioport_write (base + (i << dshift), 1, 1, write_chan, d);
|
|
|
|
register_ioport_read (base + (i << dshift), 1, 1, read_chan, d);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
for (i = 0; i < LENOFA (page_port_list); i++) {
|
2004-04-07 00:43:01 +02:00
|
|
|
register_ioport_write (page_base + page_port_list[i], 1, 1,
|
|
|
|
write_page, d);
|
|
|
|
register_ioport_read (page_base + page_port_list[i], 1, 1,
|
|
|
|
read_page, d);
|
2004-06-21 18:47:42 +02:00
|
|
|
if (pageh_base >= 0) {
|
|
|
|
register_ioport_write (pageh_base + page_port_list[i], 1, 1,
|
|
|
|
write_pageh, d);
|
|
|
|
register_ioport_read (pageh_base + page_port_list[i], 1, 1,
|
|
|
|
read_pageh, d);
|
|
|
|
}
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
for (i = 0; i < 8; i++) {
|
2004-04-07 00:43:01 +02:00
|
|
|
register_ioport_write (base + ((i + 8) << dshift), 1, 1,
|
|
|
|
write_cont, d);
|
|
|
|
register_ioport_read (base + ((i + 8) << dshift), 1, 1,
|
|
|
|
read_cont, d);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
2004-06-20 14:58:36 +02:00
|
|
|
qemu_register_reset(dma_reset, d);
|
|
|
|
dma_reset(d);
|
2004-04-07 00:43:01 +02:00
|
|
|
}
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-06-21 18:47:42 +02:00
|
|
|
void DMA_init (int high_page_enable)
|
2004-04-07 00:43:01 +02:00
|
|
|
{
|
2004-06-21 18:47:42 +02:00
|
|
|
dma_init2(&dma_controllers[0], 0x00, 0, 0x80,
|
|
|
|
high_page_enable ? 0x480 : -1);
|
|
|
|
dma_init2(&dma_controllers[1], 0xc0, 1, 0x88,
|
|
|
|
high_page_enable ? 0x488 : -1);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|