2003-09-30 22:34:21 +02:00
|
|
|
/*
|
|
|
|
* ARM virtual CPU header
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2003-09-30 22:34:21 +02:00
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-16 22:47:01 +02:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2003-09-30 22:34:21 +02:00
|
|
|
*/
|
|
|
|
#ifndef CPU_ARM_H
|
|
|
|
#define CPU_ARM_H
|
|
|
|
|
2004-01-24 16:19:09 +01:00
|
|
|
#define TARGET_LONG_BITS 32
|
|
|
|
|
2006-12-23 15:18:40 +01:00
|
|
|
#define ELF_MACHINE EM_ARM
|
|
|
|
|
2009-03-07 16:24:59 +01:00
|
|
|
#define CPUState struct CPUARMState
|
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#include "cpu-defs.h"
|
|
|
|
|
2005-03-13 19:50:23 +01:00
|
|
|
#include "softfloat.h"
|
|
|
|
|
2005-04-17 21:16:13 +02:00
|
|
|
#define TARGET_HAS_ICE 1
|
|
|
|
|
2005-02-08 00:10:07 +01:00
|
|
|
#define EXCP_UDEF 1 /* undefined instruction */
|
|
|
|
#define EXCP_SWI 2 /* software interrupt */
|
|
|
|
#define EXCP_PREFETCH_ABORT 3
|
|
|
|
#define EXCP_DATA_ABORT 4
|
2005-11-26 11:38:39 +01:00
|
|
|
#define EXCP_IRQ 5
|
|
|
|
#define EXCP_FIQ 6
|
2006-02-04 20:35:26 +01:00
|
|
|
#define EXCP_BKPT 7
|
2007-11-11 01:04:49 +01:00
|
|
|
#define EXCP_EXCEPTION_EXIT 8 /* Return from v7M exception. */
|
2008-05-29 02:20:44 +02:00
|
|
|
#define EXCP_KERNEL_TRAP 9 /* Jumped to kernel code page. */
|
2009-11-22 22:35:13 +01:00
|
|
|
#define EXCP_STREX 10
|
2007-11-11 01:04:49 +01:00
|
|
|
|
|
|
|
#define ARMV7M_EXCP_RESET 1
|
|
|
|
#define ARMV7M_EXCP_NMI 2
|
|
|
|
#define ARMV7M_EXCP_HARD 3
|
|
|
|
#define ARMV7M_EXCP_MEM 4
|
|
|
|
#define ARMV7M_EXCP_BUS 5
|
|
|
|
#define ARMV7M_EXCP_USAGE 6
|
|
|
|
#define ARMV7M_EXCP_SVC 11
|
|
|
|
#define ARMV7M_EXCP_DEBUG 12
|
|
|
|
#define ARMV7M_EXCP_PENDSV 14
|
|
|
|
#define ARMV7M_EXCP_SYSTICK 15
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2007-04-30 03:26:42 +02:00
|
|
|
typedef void ARMWriteCPFunc(void *opaque, int cp_info,
|
|
|
|
int srcreg, int operand, uint32_t value);
|
|
|
|
typedef uint32_t ARMReadCPFunc(void *opaque, int cp_info,
|
|
|
|
int dstreg, int operand);
|
|
|
|
|
2008-04-14 22:27:51 +02:00
|
|
|
struct arm_boot_info;
|
|
|
|
|
2007-10-14 09:07:08 +02:00
|
|
|
#define NB_MMU_MODES 2
|
|
|
|
|
2005-02-22 20:27:29 +01:00
|
|
|
/* We currently assume float and double are IEEE single and double
|
|
|
|
precision respectively.
|
|
|
|
Doing runtime conversions is tricky because VFP registers may contain
|
|
|
|
integer values (eg. as the result of a FTOSI instruction).
|
2005-04-07 21:42:46 +02:00
|
|
|
s<2n> maps to the least significant half of d<n>
|
|
|
|
s<2n+1> maps to the most significant half of d<n>
|
|
|
|
*/
|
2005-02-22 20:27:29 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
typedef struct CPUARMState {
|
2005-11-26 11:38:39 +01:00
|
|
|
/* Regs for current mode. */
|
2003-09-30 22:34:21 +02:00
|
|
|
uint32_t regs[16];
|
2005-11-26 11:38:39 +01:00
|
|
|
/* Frequently accessed CPSR bits are stored separately for efficiently.
|
2006-10-22 13:54:30 +02:00
|
|
|
This contains all the other bits. Use cpsr_{read,write} to access
|
2005-11-26 11:38:39 +01:00
|
|
|
the whole CPSR. */
|
|
|
|
uint32_t uncached_cpsr;
|
|
|
|
uint32_t spsr;
|
|
|
|
|
|
|
|
/* Banked registers. */
|
|
|
|
uint32_t banked_spsr[6];
|
|
|
|
uint32_t banked_r13[6];
|
|
|
|
uint32_t banked_r14[6];
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2005-11-26 11:38:39 +01:00
|
|
|
/* These hold r8-r12. */
|
|
|
|
uint32_t usr_regs[5];
|
|
|
|
uint32_t fiq_regs[5];
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
/* cpsr flag cache for faster execution */
|
|
|
|
uint32_t CF; /* 0 or 1 */
|
|
|
|
uint32_t VF; /* V is the bit 31. All other bits are undefined */
|
2008-04-01 19:19:11 +02:00
|
|
|
uint32_t NF; /* N is bit 31. All other bits are undefined. */
|
|
|
|
uint32_t ZF; /* Z set if zero. */
|
2005-01-31 21:45:13 +01:00
|
|
|
uint32_t QF; /* 0 or 1 */
|
2007-11-11 01:04:49 +01:00
|
|
|
uint32_t GE; /* cpsr[19:16] */
|
2008-03-31 05:44:26 +02:00
|
|
|
uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
|
2007-11-11 01:04:49 +01:00
|
|
|
uint32_t condexec_bits; /* IT bits. cpsr[15:10,26:25]. */
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2005-11-26 11:38:39 +01:00
|
|
|
/* System control coprocessor (cp15) */
|
|
|
|
struct {
|
2006-02-20 01:33:36 +01:00
|
|
|
uint32_t c0_cpuid;
|
2007-04-30 03:26:42 +02:00
|
|
|
uint32_t c0_cachetype;
|
2008-12-19 14:37:53 +01:00
|
|
|
uint32_t c0_ccsid[16]; /* Cache size. */
|
|
|
|
uint32_t c0_clid; /* Cache level. */
|
|
|
|
uint32_t c0_cssel; /* Cache size selection. */
|
2007-11-11 01:04:49 +01:00
|
|
|
uint32_t c0_c1[8]; /* Feature registers. */
|
|
|
|
uint32_t c0_c2[8]; /* Instruction set registers. */
|
2005-11-26 11:38:39 +01:00
|
|
|
uint32_t c1_sys; /* System control register. */
|
|
|
|
uint32_t c1_coproc; /* Coprocessor access register. */
|
2007-06-24 14:09:48 +02:00
|
|
|
uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */
|
2007-11-11 01:04:49 +01:00
|
|
|
uint32_t c2_base0; /* MMU translation table base 0. */
|
|
|
|
uint32_t c2_base1; /* MMU translation table base 1. */
|
2008-10-22 21:22:30 +02:00
|
|
|
uint32_t c2_control; /* MMU translation table base control. */
|
|
|
|
uint32_t c2_mask; /* MMU translation table base selection mask. */
|
|
|
|
uint32_t c2_base_mask; /* MMU translation table base 0 mask. */
|
2007-05-08 04:30:40 +02:00
|
|
|
uint32_t c2_data; /* MPU data cachable bits. */
|
|
|
|
uint32_t c2_insn; /* MPU instruction cachable bits. */
|
|
|
|
uint32_t c3; /* MMU domain access control register
|
|
|
|
MPU write buffer control. */
|
2005-11-26 11:38:39 +01:00
|
|
|
uint32_t c5_insn; /* Fault status registers. */
|
|
|
|
uint32_t c5_data;
|
2007-05-08 04:30:40 +02:00
|
|
|
uint32_t c6_region[8]; /* MPU base/size registers. */
|
2005-11-26 11:38:39 +01:00
|
|
|
uint32_t c6_insn; /* Fault address registers. */
|
|
|
|
uint32_t c6_data;
|
|
|
|
uint32_t c9_insn; /* Cache lockdown registers. */
|
|
|
|
uint32_t c9_data;
|
|
|
|
uint32_t c13_fcse; /* FCSE PID. */
|
|
|
|
uint32_t c13_context; /* Context ID. */
|
2007-11-11 01:04:49 +01:00
|
|
|
uint32_t c13_tls1; /* User RW Thread register. */
|
|
|
|
uint32_t c13_tls2; /* User RO Thread register. */
|
|
|
|
uint32_t c13_tls3; /* Privileged Thread register. */
|
2007-04-30 03:26:42 +02:00
|
|
|
uint32_t c15_cpar; /* XScale Coprocessor Access Register */
|
2007-07-29 19:57:26 +02:00
|
|
|
uint32_t c15_ticonfig; /* TI925T configuration byte. */
|
|
|
|
uint32_t c15_i_max; /* Maximum D-cache dirty line index. */
|
|
|
|
uint32_t c15_i_min; /* Minimum D-cache dirty line index. */
|
|
|
|
uint32_t c15_threadid; /* TI debugger thread-ID. */
|
2005-11-26 11:38:39 +01:00
|
|
|
} cp15;
|
2006-02-20 01:33:36 +01:00
|
|
|
|
2007-11-11 01:04:49 +01:00
|
|
|
struct {
|
|
|
|
uint32_t other_sp;
|
|
|
|
uint32_t vecbase;
|
|
|
|
uint32_t basepri;
|
|
|
|
uint32_t control;
|
|
|
|
int current_sp;
|
|
|
|
int exception;
|
|
|
|
int pending_exception;
|
|
|
|
void *nvic;
|
|
|
|
} v7m;
|
|
|
|
|
2007-04-30 03:26:42 +02:00
|
|
|
/* Coprocessor IO used by peripherals */
|
|
|
|
struct {
|
|
|
|
ARMReadCPFunc *cp_read;
|
|
|
|
ARMWriteCPFunc *cp_write;
|
|
|
|
void *opaque;
|
|
|
|
} cp[15];
|
|
|
|
|
2008-12-19 14:18:36 +01:00
|
|
|
/* Thumb-2 EE state. */
|
|
|
|
uint32_t teecr;
|
|
|
|
uint32_t teehbr;
|
|
|
|
|
2006-02-20 01:33:36 +01:00
|
|
|
/* Internal CPU feature flags. */
|
|
|
|
uint32_t features;
|
|
|
|
|
2007-11-11 01:04:49 +01:00
|
|
|
/* Callback for vectored interrupt controller. */
|
|
|
|
int (*get_irq_vector)(struct CPUARMState *);
|
|
|
|
void *irq_opaque;
|
|
|
|
|
2005-02-22 20:27:29 +01:00
|
|
|
/* VFP coprocessor state. */
|
|
|
|
struct {
|
2007-11-11 01:04:49 +01:00
|
|
|
float64 regs[32];
|
2005-02-22 20:27:29 +01:00
|
|
|
|
2006-02-20 01:33:36 +01:00
|
|
|
uint32_t xregs[16];
|
2005-02-22 20:27:29 +01:00
|
|
|
/* We store these fpcsr fields separately for convenience. */
|
|
|
|
int vec_len;
|
|
|
|
int vec_stride;
|
|
|
|
|
2007-11-11 01:04:49 +01:00
|
|
|
/* scratch space when Tn are not sufficient. */
|
|
|
|
uint32_t scratch[8];
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2005-03-13 19:50:23 +01:00
|
|
|
float_status fp_status;
|
2005-02-22 20:27:29 +01:00
|
|
|
} vfp;
|
2009-11-22 22:35:13 +01:00
|
|
|
uint32_t exclusive_addr;
|
|
|
|
uint32_t exclusive_val;
|
|
|
|
uint32_t exclusive_high;
|
2007-11-11 01:04:49 +01:00
|
|
|
#if defined(CONFIG_USER_ONLY)
|
2009-11-22 22:35:13 +01:00
|
|
|
uint32_t exclusive_test;
|
|
|
|
uint32_t exclusive_info;
|
2007-11-11 01:04:49 +01:00
|
|
|
#endif
|
2005-02-22 20:27:29 +01:00
|
|
|
|
2007-04-30 04:02:17 +02:00
|
|
|
/* iwMMXt coprocessor state. */
|
|
|
|
struct {
|
|
|
|
uint64_t regs[16];
|
|
|
|
uint64_t val;
|
|
|
|
|
|
|
|
uint32_t cregs[16];
|
|
|
|
} iwmmxt;
|
|
|
|
|
2006-02-09 17:49:55 +01:00
|
|
|
#if defined(CONFIG_USER_ONLY)
|
|
|
|
/* For usermode syscall translation. */
|
|
|
|
int eabi;
|
|
|
|
#endif
|
|
|
|
|
2005-11-20 11:32:34 +01:00
|
|
|
CPU_COMMON
|
|
|
|
|
2007-04-30 04:24:42 +02:00
|
|
|
/* These fields after the common ones so they are preserved on reset. */
|
2008-04-14 22:27:51 +02:00
|
|
|
struct arm_boot_info *boot_info;
|
2003-09-30 22:34:21 +02:00
|
|
|
} CPUARMState;
|
|
|
|
|
2007-11-10 16:15:54 +01:00
|
|
|
CPUARMState *cpu_arm_init(const char *cpu_model);
|
2008-03-31 05:44:26 +02:00
|
|
|
void arm_translate_init(void);
|
2003-09-30 22:34:21 +02:00
|
|
|
int cpu_arm_exec(CPUARMState *s);
|
|
|
|
void cpu_arm_close(CPUARMState *s);
|
2005-11-26 11:38:39 +01:00
|
|
|
void do_interrupt(CPUARMState *);
|
|
|
|
void switch_mode(CPUARMState *, int);
|
2007-11-11 01:04:49 +01:00
|
|
|
uint32_t do_arm_semihosting(CPUARMState *env);
|
2005-11-26 11:38:39 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
/* you can call this signal handler from your SIGBUS and SIGSEGV
|
|
|
|
signal handlers to inform the virtual CPU of exceptions. non zero
|
|
|
|
is returned if the signal was handled by the virtual CPU. */
|
2007-09-16 23:08:06 +02:00
|
|
|
int cpu_arm_signal_handler(int host_signum, void *pinfo,
|
2003-09-30 22:34:21 +02:00
|
|
|
void *puc);
|
2009-02-07 16:19:20 +01:00
|
|
|
int cpu_arm_handle_mmu_fault (CPUARMState *env, target_ulong address, int rw,
|
|
|
|
int mmu_idx, int is_softmuu);
|
2009-08-10 22:37:36 +02:00
|
|
|
#define cpu_handle_mmu_fault cpu_arm_handle_mmu_fault
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2007-11-11 01:04:49 +01:00
|
|
|
void cpu_lock(void);
|
|
|
|
void cpu_unlock(void);
|
2008-05-29 02:20:44 +02:00
|
|
|
static inline void cpu_set_tls(CPUARMState *env, target_ulong newtls)
|
|
|
|
{
|
|
|
|
env->cp15.c13_tls2 = newtls;
|
|
|
|
}
|
2007-11-11 01:04:49 +01:00
|
|
|
|
2005-11-26 11:38:39 +01:00
|
|
|
#define CPSR_M (0x1f)
|
|
|
|
#define CPSR_T (1 << 5)
|
|
|
|
#define CPSR_F (1 << 6)
|
|
|
|
#define CPSR_I (1 << 7)
|
|
|
|
#define CPSR_A (1 << 8)
|
|
|
|
#define CPSR_E (1 << 9)
|
|
|
|
#define CPSR_IT_2_7 (0xfc00)
|
2007-11-11 01:04:49 +01:00
|
|
|
#define CPSR_GE (0xf << 16)
|
|
|
|
#define CPSR_RESERVED (0xf << 20)
|
2005-11-26 11:38:39 +01:00
|
|
|
#define CPSR_J (1 << 24)
|
|
|
|
#define CPSR_IT_0_1 (3 << 25)
|
|
|
|
#define CPSR_Q (1 << 27)
|
2007-11-11 01:04:49 +01:00
|
|
|
#define CPSR_V (1 << 28)
|
|
|
|
#define CPSR_C (1 << 29)
|
|
|
|
#define CPSR_Z (1 << 30)
|
|
|
|
#define CPSR_N (1 << 31)
|
|
|
|
#define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)
|
|
|
|
|
|
|
|
#define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
|
|
|
|
#define CACHED_CPSR_BITS (CPSR_T | CPSR_GE | CPSR_IT | CPSR_Q | CPSR_NZCV)
|
|
|
|
/* Bits writable in user mode. */
|
|
|
|
#define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
|
|
|
|
/* Execution state bits. MRS read as zero, MSR writes ignored. */
|
|
|
|
#define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J)
|
2005-11-26 11:38:39 +01:00
|
|
|
|
|
|
|
/* Return the current CPSR value. */
|
2007-11-13 02:50:15 +01:00
|
|
|
uint32_t cpsr_read(CPUARMState *env);
|
|
|
|
/* Set the CPSR. Note that some bits of mask must be all-set or all-clear. */
|
|
|
|
void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask);
|
2007-11-11 01:04:49 +01:00
|
|
|
|
|
|
|
/* Return the current xPSR value. */
|
|
|
|
static inline uint32_t xpsr_read(CPUARMState *env)
|
|
|
|
{
|
|
|
|
int ZF;
|
2008-04-01 19:19:11 +02:00
|
|
|
ZF = (env->ZF == 0);
|
|
|
|
return (env->NF & 0x80000000) | (ZF << 30)
|
2007-11-11 01:04:49 +01:00
|
|
|
| (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
|
|
|
|
| (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
|
|
|
|
| ((env->condexec_bits & 0xfc) << 8)
|
|
|
|
| env->v7m.exception;
|
2005-11-26 11:38:39 +01:00
|
|
|
}
|
|
|
|
|
2007-11-11 01:04:49 +01:00
|
|
|
/* Set the xPSR. Note that some bits of mask must be all-set or all-clear. */
|
|
|
|
static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
|
|
|
|
{
|
|
|
|
if (mask & CPSR_NZCV) {
|
2008-04-01 19:19:11 +02:00
|
|
|
env->ZF = (~val) & CPSR_Z;
|
|
|
|
env->NF = val;
|
2007-11-11 01:04:49 +01:00
|
|
|
env->CF = (val >> 29) & 1;
|
|
|
|
env->VF = (val << 3) & 0x80000000;
|
|
|
|
}
|
|
|
|
if (mask & CPSR_Q)
|
|
|
|
env->QF = ((val & CPSR_Q) != 0);
|
|
|
|
if (mask & (1 << 24))
|
|
|
|
env->thumb = ((val & (1 << 24)) != 0);
|
|
|
|
if (mask & CPSR_IT_0_1) {
|
|
|
|
env->condexec_bits &= ~3;
|
|
|
|
env->condexec_bits |= (val >> 25) & 3;
|
|
|
|
}
|
|
|
|
if (mask & CPSR_IT_2_7) {
|
|
|
|
env->condexec_bits &= 3;
|
|
|
|
env->condexec_bits |= (val >> 8) & 0xfc;
|
|
|
|
}
|
|
|
|
if (mask & 0x1ff) {
|
|
|
|
env->v7m.exception = val & 0x1ff;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-11-26 11:38:39 +01:00
|
|
|
enum arm_cpu_mode {
|
|
|
|
ARM_CPU_MODE_USR = 0x10,
|
|
|
|
ARM_CPU_MODE_FIQ = 0x11,
|
|
|
|
ARM_CPU_MODE_IRQ = 0x12,
|
|
|
|
ARM_CPU_MODE_SVC = 0x13,
|
|
|
|
ARM_CPU_MODE_ABT = 0x17,
|
|
|
|
ARM_CPU_MODE_UND = 0x1b,
|
|
|
|
ARM_CPU_MODE_SYS = 0x1f
|
|
|
|
};
|
|
|
|
|
2006-02-20 01:33:36 +01:00
|
|
|
/* VFP system registers. */
|
|
|
|
#define ARM_VFP_FPSID 0
|
|
|
|
#define ARM_VFP_FPSCR 1
|
2007-11-11 01:04:49 +01:00
|
|
|
#define ARM_VFP_MVFR1 6
|
|
|
|
#define ARM_VFP_MVFR0 7
|
2006-02-20 01:33:36 +01:00
|
|
|
#define ARM_VFP_FPEXC 8
|
|
|
|
#define ARM_VFP_FPINST 9
|
|
|
|
#define ARM_VFP_FPINST2 10
|
|
|
|
|
2007-04-30 04:02:17 +02:00
|
|
|
/* iwMMXt coprocessor control registers. */
|
|
|
|
#define ARM_IWMMXT_wCID 0
|
|
|
|
#define ARM_IWMMXT_wCon 1
|
|
|
|
#define ARM_IWMMXT_wCSSF 2
|
|
|
|
#define ARM_IWMMXT_wCASF 3
|
|
|
|
#define ARM_IWMMXT_wCGR0 8
|
|
|
|
#define ARM_IWMMXT_wCGR1 9
|
|
|
|
#define ARM_IWMMXT_wCGR2 10
|
|
|
|
#define ARM_IWMMXT_wCGR3 11
|
|
|
|
|
2006-02-20 01:33:36 +01:00
|
|
|
enum arm_features {
|
|
|
|
ARM_FEATURE_VFP,
|
2007-04-30 03:26:42 +02:00
|
|
|
ARM_FEATURE_AUXCR, /* ARM1026 Auxiliary control register. */
|
|
|
|
ARM_FEATURE_XSCALE, /* Intel XScale extensions. */
|
2007-05-08 04:30:40 +02:00
|
|
|
ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension. */
|
2007-11-11 01:04:49 +01:00
|
|
|
ARM_FEATURE_V6,
|
|
|
|
ARM_FEATURE_V6K,
|
|
|
|
ARM_FEATURE_V7,
|
|
|
|
ARM_FEATURE_THUMB2,
|
2007-07-29 19:57:26 +02:00
|
|
|
ARM_FEATURE_MPU, /* Only has Memory Protection Unit, not full MMU. */
|
2007-11-11 01:04:49 +01:00
|
|
|
ARM_FEATURE_VFP3,
|
2009-11-19 17:45:20 +01:00
|
|
|
ARM_FEATURE_VFP_FP16,
|
2007-11-11 01:04:49 +01:00
|
|
|
ARM_FEATURE_NEON,
|
|
|
|
ARM_FEATURE_DIV,
|
|
|
|
ARM_FEATURE_M, /* Microcontroller profile. */
|
2008-12-19 14:18:36 +01:00
|
|
|
ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */
|
|
|
|
ARM_FEATURE_THUMB2EE
|
2006-02-20 01:33:36 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
static inline int arm_feature(CPUARMState *env, int feature)
|
|
|
|
{
|
|
|
|
return (env->features & (1u << feature)) != 0;
|
|
|
|
}
|
|
|
|
|
2007-10-12 08:47:46 +02:00
|
|
|
void arm_cpu_list(FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
|
2006-02-20 01:33:36 +01:00
|
|
|
|
2007-11-11 01:04:49 +01:00
|
|
|
/* Interface between CPU and Interrupt controller. */
|
|
|
|
void armv7m_nvic_set_pending(void *opaque, int irq);
|
|
|
|
int armv7m_nvic_acknowledge_irq(void *opaque);
|
|
|
|
void armv7m_nvic_complete_irq(void *opaque, int irq);
|
|
|
|
|
2007-04-30 03:26:42 +02:00
|
|
|
void cpu_arm_set_cp_io(CPUARMState *env, int cpnum,
|
|
|
|
ARMReadCPFunc *cp_read, ARMWriteCPFunc *cp_write,
|
|
|
|
void *opaque);
|
|
|
|
|
2007-11-11 01:04:49 +01:00
|
|
|
/* Does the core conform to the the "MicroController" profile. e.g. Cortex-M3.
|
|
|
|
Note the M in older cores (eg. ARM7TDMI) stands for Multiply. These are
|
|
|
|
conventional cores (ie. Application or Realtime profile). */
|
|
|
|
|
|
|
|
#define IS_M(env) arm_feature(env, ARM_FEATURE_M)
|
|
|
|
#define ARM_CPUID(env) (env->cp15.c0_cpuid)
|
|
|
|
|
|
|
|
#define ARM_CPUID_ARM1026 0x4106a262
|
|
|
|
#define ARM_CPUID_ARM926 0x41069265
|
|
|
|
#define ARM_CPUID_ARM946 0x41059461
|
|
|
|
#define ARM_CPUID_TI915T 0x54029152
|
|
|
|
#define ARM_CPUID_TI925T 0x54029252
|
|
|
|
#define ARM_CPUID_PXA250 0x69052100
|
|
|
|
#define ARM_CPUID_PXA255 0x69052d00
|
|
|
|
#define ARM_CPUID_PXA260 0x69052903
|
|
|
|
#define ARM_CPUID_PXA261 0x69052d05
|
|
|
|
#define ARM_CPUID_PXA262 0x69052d06
|
|
|
|
#define ARM_CPUID_PXA270 0x69054110
|
|
|
|
#define ARM_CPUID_PXA270_A0 0x69054110
|
|
|
|
#define ARM_CPUID_PXA270_A1 0x69054111
|
|
|
|
#define ARM_CPUID_PXA270_B0 0x69054112
|
|
|
|
#define ARM_CPUID_PXA270_B1 0x69054113
|
|
|
|
#define ARM_CPUID_PXA270_C0 0x69054114
|
|
|
|
#define ARM_CPUID_PXA270_C5 0x69054117
|
|
|
|
#define ARM_CPUID_ARM1136 0x4117b363
|
2008-04-14 23:05:22 +02:00
|
|
|
#define ARM_CPUID_ARM1136_R2 0x4107b362
|
2007-11-11 01:04:49 +01:00
|
|
|
#define ARM_CPUID_ARM11MPCORE 0x410fb022
|
|
|
|
#define ARM_CPUID_CORTEXA8 0x410fc080
|
2009-11-19 17:45:20 +01:00
|
|
|
#define ARM_CPUID_CORTEXA9 0x410fc090
|
2007-11-11 01:04:49 +01:00
|
|
|
#define ARM_CPUID_CORTEXM3 0x410fc231
|
|
|
|
#define ARM_CPUID_ANY 0xffffffff
|
2006-02-20 01:33:36 +01:00
|
|
|
|
2005-11-26 11:38:39 +01:00
|
|
|
#if defined(CONFIG_USER_ONLY)
|
2003-09-30 22:34:21 +02:00
|
|
|
#define TARGET_PAGE_BITS 12
|
2005-11-26 11:38:39 +01:00
|
|
|
#else
|
|
|
|
/* The ARM MMU allows 1k pages. */
|
|
|
|
/* ??? Linux doesn't actually use these, and they're deprecated in recent
|
2007-07-24 03:07:44 +02:00
|
|
|
architecture revisions. Maybe a configure option to disable them. */
|
2005-11-26 11:38:39 +01:00
|
|
|
#define TARGET_PAGE_BITS 10
|
|
|
|
#endif
|
2007-06-03 23:02:38 +02:00
|
|
|
|
|
|
|
#define cpu_init cpu_arm_init
|
|
|
|
#define cpu_exec cpu_arm_exec
|
|
|
|
#define cpu_gen_code cpu_arm_gen_code
|
|
|
|
#define cpu_signal_handler cpu_arm_signal_handler
|
2007-10-12 08:47:46 +02:00
|
|
|
#define cpu_list arm_cpu_list
|
2007-06-03 23:02:38 +02:00
|
|
|
|
2009-07-30 14:33:47 +02:00
|
|
|
#define CPU_SAVE_VERSION 2
|
2007-11-11 01:04:49 +01:00
|
|
|
|
2007-10-14 09:07:08 +02:00
|
|
|
/* MMU modes definitions */
|
|
|
|
#define MMU_MODE0_SUFFIX _kernel
|
|
|
|
#define MMU_MODE1_SUFFIX _user
|
|
|
|
#define MMU_USER_IDX 1
|
|
|
|
static inline int cpu_mmu_index (CPUState *env)
|
|
|
|
{
|
|
|
|
return (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR ? 1 : 0;
|
|
|
|
}
|
|
|
|
|
2008-05-30 19:22:15 +02:00
|
|
|
#if defined(CONFIG_USER_ONLY)
|
|
|
|
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
|
|
|
|
{
|
2008-05-30 19:54:15 +02:00
|
|
|
if (newsp)
|
2008-05-30 19:22:15 +02:00
|
|
|
env->regs[13] = newsp;
|
|
|
|
env->regs[0] = 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#include "cpu-all.h"
|
2008-11-18 20:36:03 +01:00
|
|
|
#include "exec-all.h"
|
|
|
|
|
|
|
|
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
|
|
|
|
{
|
|
|
|
env->regs[15] = tb->pc;
|
|
|
|
}
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2008-11-18 20:46:41 +01:00
|
|
|
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
|
|
|
|
target_ulong *cs_base, int *flags)
|
|
|
|
{
|
|
|
|
*pc = env->regs[15];
|
|
|
|
*cs_base = 0;
|
|
|
|
*flags = env->thumb | (env->vfp.vec_len << 1)
|
|
|
|
| (env->vfp.vec_stride << 4) | (env->condexec_bits << 8);
|
|
|
|
if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
|
|
|
|
*flags |= (1 << 6);
|
|
|
|
if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
|
|
|
|
*flags |= (1 << 7);
|
|
|
|
}
|
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#endif
|