2012-10-30 15:08:37 +01:00
|
|
|
/*
|
|
|
|
* QEMU USB EHCI Emulation
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or(at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "hw/usb/hcd-ehci.h"
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_ehci_sysbus = {
|
|
|
|
.name = "ehci-sysbus",
|
|
|
|
.version_id = 2,
|
|
|
|
.minimum_version_id = 1,
|
2014-04-16 13:31:26 +02:00
|
|
|
.fields = (VMStateField[]) {
|
2012-10-30 15:08:37 +01:00
|
|
|
VMSTATE_STRUCT(ehci, EHCISysBusState, 2, vmstate_ehci, EHCIState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static Property ehci_sysbus_properties[] = {
|
|
|
|
DEFINE_PROP_UINT32("maxframes", EHCISysBusState, ehci.maxframes, 128),
|
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
2013-06-06 15:41:09 +02:00
|
|
|
static void usb_ehci_sysbus_realize(DeviceState *dev, Error **errp)
|
2012-10-30 15:08:37 +01:00
|
|
|
{
|
2013-06-06 15:41:09 +02:00
|
|
|
SysBusDevice *d = SYS_BUS_DEVICE(dev);
|
2012-12-16 04:49:43 +01:00
|
|
|
EHCISysBusState *i = SYS_BUS_EHCI(dev);
|
2013-06-06 15:41:10 +02:00
|
|
|
EHCIState *s = &i->ehci;
|
|
|
|
|
|
|
|
usb_ehci_realize(s, dev, errp);
|
|
|
|
sysbus_init_irq(d, &s->irq);
|
|
|
|
}
|
|
|
|
|
2015-03-18 10:33:47 +01:00
|
|
|
static void usb_ehci_sysbus_reset(DeviceState *dev)
|
|
|
|
{
|
|
|
|
SysBusDevice *d = SYS_BUS_DEVICE(dev);
|
|
|
|
EHCISysBusState *i = SYS_BUS_EHCI(d);
|
|
|
|
EHCIState *s = &i->ehci;
|
|
|
|
|
|
|
|
ehci_reset(s);
|
|
|
|
}
|
|
|
|
|
2013-06-06 15:41:10 +02:00
|
|
|
static void ehci_sysbus_init(Object *obj)
|
|
|
|
{
|
|
|
|
SysBusDevice *d = SYS_BUS_DEVICE(obj);
|
|
|
|
EHCISysBusState *i = SYS_BUS_EHCI(obj);
|
|
|
|
SysBusEHCIClass *sec = SYS_BUS_EHCI_GET_CLASS(obj);
|
2012-10-30 15:08:37 +01:00
|
|
|
EHCIState *s = &i->ehci;
|
|
|
|
|
2012-12-16 04:49:44 +01:00
|
|
|
s->capsbase = sec->capsbase;
|
|
|
|
s->opregbase = sec->opregbase;
|
2013-06-06 15:41:12 +02:00
|
|
|
s->portscbase = sec->portscbase;
|
|
|
|
s->portnr = sec->portnr;
|
2013-04-10 18:15:49 +02:00
|
|
|
s->as = &address_space_memory;
|
2012-10-30 15:08:37 +01:00
|
|
|
|
2013-06-06 15:41:10 +02:00
|
|
|
usb_ehci_init(s, DEVICE(obj));
|
2013-06-06 15:41:09 +02:00
|
|
|
sysbus_init_mmio(d, &s->mem);
|
2012-10-30 15:08:37 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void ehci_sysbus_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2013-06-06 15:41:12 +02:00
|
|
|
SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(klass);
|
|
|
|
|
|
|
|
sec->portscbase = 0x44;
|
|
|
|
sec->portnr = NB_PORTS;
|
2012-10-30 15:08:37 +01:00
|
|
|
|
2013-06-06 15:41:09 +02:00
|
|
|
dc->realize = usb_ehci_sysbus_realize;
|
2012-10-30 15:08:37 +01:00
|
|
|
dc->vmsd = &vmstate_ehci_sysbus;
|
|
|
|
dc->props = ehci_sysbus_properties;
|
2015-03-18 10:33:47 +01:00
|
|
|
dc->reset = usb_ehci_sysbus_reset;
|
2013-07-29 16:17:45 +02:00
|
|
|
set_bit(DEVICE_CATEGORY_USB, dc->categories);
|
2012-10-30 15:08:37 +01:00
|
|
|
}
|
|
|
|
|
2012-12-16 04:49:43 +01:00
|
|
|
static const TypeInfo ehci_type_info = {
|
|
|
|
.name = TYPE_SYS_BUS_EHCI,
|
2012-10-30 15:08:37 +01:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(EHCISysBusState),
|
2013-06-06 15:41:10 +02:00
|
|
|
.instance_init = ehci_sysbus_init,
|
2012-12-16 04:49:43 +01:00
|
|
|
.abstract = true,
|
2012-10-30 15:08:37 +01:00
|
|
|
.class_init = ehci_sysbus_class_init,
|
2012-12-16 04:49:44 +01:00
|
|
|
.class_size = sizeof(SysBusEHCIClass),
|
2012-10-30 15:08:37 +01:00
|
|
|
};
|
|
|
|
|
2012-12-16 04:49:44 +01:00
|
|
|
static void ehci_xlnx_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc);
|
2013-07-29 16:17:45 +02:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
2012-12-16 04:49:44 +01:00
|
|
|
|
2013-07-29 16:17:45 +02:00
|
|
|
set_bit(DEVICE_CATEGORY_USB, dc->categories);
|
2012-12-16 04:49:44 +01:00
|
|
|
sec->capsbase = 0x100;
|
|
|
|
sec->opregbase = 0x140;
|
|
|
|
}
|
|
|
|
|
2012-12-16 04:49:43 +01:00
|
|
|
static const TypeInfo ehci_xlnx_type_info = {
|
|
|
|
.name = "xlnx,ps7-usb",
|
|
|
|
.parent = TYPE_SYS_BUS_EHCI,
|
2012-12-16 04:49:44 +01:00
|
|
|
.class_init = ehci_xlnx_class_init,
|
2012-12-16 04:49:43 +01:00
|
|
|
};
|
|
|
|
|
2012-12-16 04:49:45 +01:00
|
|
|
static void ehci_exynos4210_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc);
|
2013-07-29 16:17:45 +02:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
2012-12-16 04:49:45 +01:00
|
|
|
|
|
|
|
sec->capsbase = 0x0;
|
|
|
|
sec->opregbase = 0x10;
|
2013-07-29 16:17:45 +02:00
|
|
|
set_bit(DEVICE_CATEGORY_USB, dc->categories);
|
2012-12-16 04:49:45 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo ehci_exynos4210_type_info = {
|
|
|
|
.name = TYPE_EXYNOS4210_EHCI,
|
|
|
|
.parent = TYPE_SYS_BUS_EHCI,
|
|
|
|
.class_init = ehci_exynos4210_class_init,
|
|
|
|
};
|
|
|
|
|
2013-06-06 15:41:11 +02:00
|
|
|
static void ehci_tegra2_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc);
|
2013-07-29 16:17:45 +02:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
2013-06-06 15:41:11 +02:00
|
|
|
|
|
|
|
sec->capsbase = 0x100;
|
|
|
|
sec->opregbase = 0x140;
|
2013-07-29 16:17:45 +02:00
|
|
|
set_bit(DEVICE_CATEGORY_USB, dc->categories);
|
2013-06-06 15:41:11 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo ehci_tegra2_type_info = {
|
|
|
|
.name = TYPE_TEGRA2_EHCI,
|
|
|
|
.parent = TYPE_SYS_BUS_EHCI,
|
|
|
|
.class_init = ehci_tegra2_class_init,
|
|
|
|
};
|
|
|
|
|
2013-06-06 15:41:13 +02:00
|
|
|
/*
|
|
|
|
* Faraday FUSBH200 USB 2.0 EHCI
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* FUSBH200EHCIRegs:
|
|
|
|
* @FUSBH200_REG_EOF_ASTR: EOF/Async. Sleep Timer Register
|
|
|
|
* @FUSBH200_REG_BMCSR: Bus Monitor Control/Status Register
|
|
|
|
*/
|
|
|
|
enum FUSBH200EHCIRegs {
|
|
|
|
FUSBH200_REG_EOF_ASTR = 0x34,
|
|
|
|
FUSBH200_REG_BMCSR = 0x40,
|
|
|
|
};
|
|
|
|
|
|
|
|
static uint64_t fusbh200_ehci_read(void *opaque, hwaddr addr, unsigned size)
|
|
|
|
{
|
|
|
|
EHCIState *s = opaque;
|
|
|
|
hwaddr off = s->opregbase + s->portscbase + 4 * s->portnr + addr;
|
|
|
|
|
|
|
|
switch (off) {
|
|
|
|
case FUSBH200_REG_EOF_ASTR:
|
|
|
|
return 0x00000041;
|
|
|
|
case FUSBH200_REG_BMCSR:
|
|
|
|
/* High-Speed, VBUS valid, interrupt level-high active */
|
|
|
|
return (2 << 9) | (1 << 8) | (1 << 3);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void fusbh200_ehci_write(void *opaque, hwaddr addr, uint64_t val,
|
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps fusbh200_ehci_mmio_ops = {
|
|
|
|
.read = fusbh200_ehci_read,
|
|
|
|
.write = fusbh200_ehci_write,
|
|
|
|
.valid.min_access_size = 4,
|
|
|
|
.valid.max_access_size = 4,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void fusbh200_ehci_init(Object *obj)
|
|
|
|
{
|
|
|
|
EHCISysBusState *i = SYS_BUS_EHCI(obj);
|
|
|
|
FUSBH200EHCIState *f = FUSBH200_EHCI(obj);
|
|
|
|
EHCIState *s = &i->ehci;
|
|
|
|
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init_io(&f->mem_vendor, OBJECT(f), &fusbh200_ehci_mmio_ops, s,
|
2013-06-06 15:41:13 +02:00
|
|
|
"fusbh200", 0x4c);
|
|
|
|
memory_region_add_subregion(&s->mem,
|
|
|
|
s->opregbase + s->portscbase + 4 * s->portnr,
|
|
|
|
&f->mem_vendor);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void fusbh200_ehci_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc);
|
2013-07-29 16:17:45 +02:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
2013-06-06 15:41:13 +02:00
|
|
|
|
|
|
|
sec->capsbase = 0x0;
|
|
|
|
sec->opregbase = 0x10;
|
|
|
|
sec->portscbase = 0x20;
|
|
|
|
sec->portnr = 1;
|
2013-07-29 16:17:45 +02:00
|
|
|
set_bit(DEVICE_CATEGORY_USB, dc->categories);
|
2013-06-06 15:41:13 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo ehci_fusbh200_type_info = {
|
|
|
|
.name = TYPE_FUSBH200_EHCI,
|
|
|
|
.parent = TYPE_SYS_BUS_EHCI,
|
|
|
|
.instance_size = sizeof(FUSBH200EHCIState),
|
|
|
|
.instance_init = fusbh200_ehci_init,
|
|
|
|
.class_init = fusbh200_ehci_class_init,
|
|
|
|
};
|
|
|
|
|
2012-10-30 15:08:37 +01:00
|
|
|
static void ehci_sysbus_register_types(void)
|
|
|
|
{
|
2012-12-16 04:49:43 +01:00
|
|
|
type_register_static(&ehci_type_info);
|
2012-10-30 15:08:37 +01:00
|
|
|
type_register_static(&ehci_xlnx_type_info);
|
2012-12-16 04:49:45 +01:00
|
|
|
type_register_static(&ehci_exynos4210_type_info);
|
2013-06-06 15:41:11 +02:00
|
|
|
type_register_static(&ehci_tegra2_type_info);
|
2013-06-06 15:41:13 +02:00
|
|
|
type_register_static(&ehci_fusbh200_type_info);
|
2012-10-30 15:08:37 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
type_init(ehci_sysbus_register_types)
|