2007-10-17 15:39:42 +02:00
|
|
|
/*
|
|
|
|
* QEMU/mipssim emulation
|
|
|
|
*
|
|
|
|
* Emulates a very simple machine model similiar to the one use by the
|
|
|
|
* proprietary MIPS emulator.
|
2007-10-31 18:14:08 +01:00
|
|
|
*
|
|
|
|
* Copyright (c) 2007 Thiemo Seufer
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
2007-10-17 15:39:42 +02:00
|
|
|
*/
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "hw.h"
|
|
|
|
#include "mips.h"
|
|
|
|
#include "pc.h"
|
|
|
|
#include "isa.h"
|
|
|
|
#include "net.h"
|
|
|
|
#include "sysemu.h"
|
|
|
|
#include "boards.h"
|
2009-05-19 15:52:42 +02:00
|
|
|
#include "mips-bios.h"
|
2009-09-20 16:58:02 +02:00
|
|
|
#include "loader.h"
|
|
|
|
#include "elf.h"
|
2007-10-17 15:39:42 +02:00
|
|
|
|
2007-11-09 18:52:11 +01:00
|
|
|
static struct _loaderparams {
|
|
|
|
int ram_size;
|
|
|
|
const char *kernel_filename;
|
|
|
|
const char *kernel_cmdline;
|
|
|
|
const char *initrd_filename;
|
|
|
|
} loaderparams;
|
|
|
|
|
2009-11-14 01:04:29 +01:00
|
|
|
typedef struct ResetData {
|
|
|
|
CPUState *env;
|
|
|
|
uint64_t vector;
|
|
|
|
} ResetData;
|
|
|
|
|
|
|
|
static int64_t load_kernel(void)
|
2007-10-17 15:39:42 +02:00
|
|
|
{
|
2010-03-14 21:20:59 +01:00
|
|
|
int64_t entry, kernel_high;
|
2007-10-17 15:39:42 +02:00
|
|
|
long kernel_size;
|
|
|
|
long initrd_size;
|
2009-10-01 23:12:16 +02:00
|
|
|
ram_addr_t initrd_offset;
|
2009-09-20 16:58:02 +02:00
|
|
|
int big_endian;
|
|
|
|
|
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
|
|
|
big_endian = 1;
|
|
|
|
#else
|
|
|
|
big_endian = 0;
|
|
|
|
#endif
|
2007-10-17 15:39:42 +02:00
|
|
|
|
2010-03-14 21:20:59 +01:00
|
|
|
kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
|
|
|
|
NULL, (uint64_t *)&entry, NULL,
|
|
|
|
(uint64_t *)&kernel_high, big_endian,
|
|
|
|
ELF_MACHINE, 1);
|
2007-10-17 15:39:42 +02:00
|
|
|
if (kernel_size >= 0) {
|
|
|
|
if ((entry & ~0x7fffffffULL) == 0x80000000)
|
|
|
|
entry = (int32_t)entry;
|
|
|
|
} else {
|
|
|
|
fprintf(stderr, "qemu: could not load kernel '%s'\n",
|
2007-11-09 18:52:11 +01:00
|
|
|
loaderparams.kernel_filename);
|
2007-10-17 15:39:42 +02:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* load initrd */
|
|
|
|
initrd_size = 0;
|
|
|
|
initrd_offset = 0;
|
2007-11-09 18:52:11 +01:00
|
|
|
if (loaderparams.initrd_filename) {
|
|
|
|
initrd_size = get_image_size (loaderparams.initrd_filename);
|
2007-10-17 15:39:42 +02:00
|
|
|
if (initrd_size > 0) {
|
|
|
|
initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
|
2007-11-09 18:52:11 +01:00
|
|
|
if (initrd_offset + initrd_size > loaderparams.ram_size) {
|
2007-10-17 15:39:42 +02:00
|
|
|
fprintf(stderr,
|
|
|
|
"qemu: memory too small for initial ram disk '%s'\n",
|
2007-11-09 18:52:11 +01:00
|
|
|
loaderparams.initrd_filename);
|
2007-10-17 15:39:42 +02:00
|
|
|
exit(1);
|
|
|
|
}
|
2009-04-09 22:05:49 +02:00
|
|
|
initrd_size = load_image_targphys(loaderparams.initrd_filename,
|
|
|
|
initrd_offset, loaderparams.ram_size - initrd_offset);
|
2007-10-17 15:39:42 +02:00
|
|
|
}
|
|
|
|
if (initrd_size == (target_ulong) -1) {
|
|
|
|
fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
|
2007-11-09 18:52:11 +01:00
|
|
|
loaderparams.initrd_filename);
|
2007-10-17 15:39:42 +02:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
}
|
2009-11-14 01:04:29 +01:00
|
|
|
return entry;
|
2007-10-17 15:39:42 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void main_cpu_reset(void *opaque)
|
|
|
|
{
|
2009-11-14 01:04:29 +01:00
|
|
|
ResetData *s = (ResetData *)opaque;
|
|
|
|
CPUState *env = s->env;
|
2007-10-17 15:39:42 +02:00
|
|
|
|
2009-11-14 01:04:29 +01:00
|
|
|
cpu_reset(env);
|
|
|
|
env->active_tc.PC = s->vector;
|
2007-10-17 15:39:42 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2009-10-01 23:12:16 +02:00
|
|
|
mips_mipssim_init (ram_addr_t ram_size,
|
2009-01-16 20:04:14 +01:00
|
|
|
const char *boot_device,
|
2007-10-17 15:39:42 +02:00
|
|
|
const char *kernel_filename, const char *kernel_cmdline,
|
|
|
|
const char *initrd_filename, const char *cpu_model)
|
|
|
|
{
|
2009-05-30 01:52:44 +02:00
|
|
|
char *filename;
|
2009-10-01 23:12:16 +02:00
|
|
|
ram_addr_t ram_offset;
|
|
|
|
ram_addr_t bios_offset;
|
2007-10-17 15:39:42 +02:00
|
|
|
CPUState *env;
|
2009-11-14 01:04:29 +01:00
|
|
|
ResetData *reset_info;
|
2007-10-18 17:05:11 +02:00
|
|
|
int bios_size;
|
2007-10-17 15:39:42 +02:00
|
|
|
|
|
|
|
/* Init CPUs. */
|
|
|
|
if (cpu_model == NULL) {
|
|
|
|
#ifdef TARGET_MIPS64
|
|
|
|
cpu_model = "5Kf";
|
|
|
|
#else
|
|
|
|
cpu_model = "24Kf";
|
|
|
|
#endif
|
|
|
|
}
|
2007-11-10 16:15:54 +01:00
|
|
|
env = cpu_init(cpu_model);
|
|
|
|
if (!env) {
|
|
|
|
fprintf(stderr, "Unable to find CPU definition\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2009-11-14 01:04:29 +01:00
|
|
|
reset_info = qemu_mallocz(sizeof(ResetData));
|
|
|
|
reset_info->env = env;
|
|
|
|
reset_info->vector = env->active_tc.PC;
|
|
|
|
qemu_register_reset(main_cpu_reset, reset_info);
|
2007-10-17 15:39:42 +02:00
|
|
|
|
|
|
|
/* Allocate RAM. */
|
2009-04-09 22:05:49 +02:00
|
|
|
ram_offset = qemu_ram_alloc(ram_size);
|
|
|
|
bios_offset = qemu_ram_alloc(BIOS_SIZE);
|
2007-10-17 15:39:42 +02:00
|
|
|
|
2009-04-09 22:05:49 +02:00
|
|
|
cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
|
|
|
|
|
|
|
|
/* Map the BIOS / boot exception handler. */
|
|
|
|
cpu_register_physical_memory(0x1fc00000LL,
|
|
|
|
BIOS_SIZE, bios_offset | IO_MEM_ROM);
|
2007-10-17 15:39:42 +02:00
|
|
|
/* Load a BIOS / boot exception handler image. */
|
|
|
|
if (bios_name == NULL)
|
|
|
|
bios_name = BIOS_FILENAME;
|
2009-05-30 01:52:44 +02:00
|
|
|
filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
|
|
|
|
if (filename) {
|
|
|
|
bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE);
|
|
|
|
qemu_free(filename);
|
|
|
|
} else {
|
|
|
|
bios_size = -1;
|
|
|
|
}
|
2007-10-18 17:05:11 +02:00
|
|
|
if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) {
|
2007-10-17 15:39:42 +02:00
|
|
|
/* Bail out if we have neither a kernel image nor boot vector code. */
|
|
|
|
fprintf(stderr,
|
|
|
|
"qemu: Could not load MIPS bios '%s', and no -kernel argument was specified\n",
|
2009-05-30 01:52:44 +02:00
|
|
|
filename);
|
2007-10-17 15:39:42 +02:00
|
|
|
exit(1);
|
|
|
|
} else {
|
2007-10-18 17:05:11 +02:00
|
|
|
/* We have a boot vector start address. */
|
2008-06-27 12:02:35 +02:00
|
|
|
env->active_tc.PC = (target_long)(int32_t)0xbfc00000;
|
2007-10-17 15:39:42 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
if (kernel_filename) {
|
2007-11-09 18:52:11 +01:00
|
|
|
loaderparams.ram_size = ram_size;
|
|
|
|
loaderparams.kernel_filename = kernel_filename;
|
|
|
|
loaderparams.kernel_cmdline = kernel_cmdline;
|
|
|
|
loaderparams.initrd_filename = initrd_filename;
|
2009-11-14 01:04:29 +01:00
|
|
|
reset_info->vector = load_kernel();
|
2007-10-17 15:39:42 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Init CPU internal devices. */
|
|
|
|
cpu_mips_irq_init_cpu(env);
|
|
|
|
cpu_mips_clock_init(env);
|
|
|
|
|
|
|
|
/* Register 64 KB of ISA IO space at 0x1fd00000. */
|
2010-03-21 20:47:09 +01:00
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
|
|
|
isa_mmio_init(0x1fd00000, 0x00010000, 1);
|
|
|
|
#else
|
|
|
|
isa_mmio_init(0x1fd00000, 0x00010000, 0);
|
|
|
|
#endif
|
2007-10-17 15:39:42 +02:00
|
|
|
|
|
|
|
/* A single 16450 sits at offset 0x3f8. It is attached to
|
|
|
|
MIPS CPU INT2, which is interrupt 4. */
|
|
|
|
if (serial_hds[0])
|
2008-05-04 23:42:11 +02:00
|
|
|
serial_init(0x3f8, env->irq[4], 115200, serial_hds[0]);
|
2007-10-17 15:39:42 +02:00
|
|
|
|
2009-01-13 20:39:36 +01:00
|
|
|
if (nd_table[0].vlan)
|
|
|
|
/* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
|
|
|
|
mipsnet_init(0x4200, env->irq[2], &nd_table[0]);
|
2007-10-17 15:39:42 +02:00
|
|
|
}
|
|
|
|
|
2009-05-21 01:38:09 +02:00
|
|
|
static QEMUMachine mips_mipssim_machine = {
|
2008-08-13 15:01:28 +02:00
|
|
|
.name = "mipssim",
|
|
|
|
.desc = "MIPS MIPSsim platform",
|
|
|
|
.init = mips_mipssim_init,
|
2007-10-17 15:39:42 +02:00
|
|
|
};
|
2009-05-21 01:38:09 +02:00
|
|
|
|
|
|
|
static void mips_mipssim_machine_init(void)
|
|
|
|
{
|
|
|
|
qemu_register_machine(&mips_mipssim_machine);
|
|
|
|
}
|
|
|
|
|
|
|
|
machine_init(mips_mipssim_machine_init);
|