2015-01-09 09:04:39 +01:00
|
|
|
/*
|
|
|
|
* s390 PCI instructions
|
|
|
|
*
|
|
|
|
* Copyright 2014 IBM Corp.
|
|
|
|
* Author(s): Frank Blaschka <frank.blaschka@de.ibm.com>
|
|
|
|
* Hong Bo Li <lihbbj@cn.ibm.com>
|
|
|
|
* Yi Min Zhao <zyimin@cn.ibm.com>
|
|
|
|
*
|
|
|
|
* This work is licensed under the terms of the GNU GPL, version 2 or (at
|
|
|
|
* your option) any later version. See the COPYING file in the top-level
|
|
|
|
* directory.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 19:17:00 +01:00
|
|
|
#include "qemu/osdep.h"
|
2016-01-19 21:51:44 +01:00
|
|
|
#include "qemu-common.h"
|
|
|
|
#include "cpu.h"
|
2015-01-09 09:04:39 +01:00
|
|
|
#include "s390-pci-inst.h"
|
|
|
|
#include "s390-pci-bus.h"
|
2016-06-22 19:11:19 +02:00
|
|
|
#include "exec/memory-internal.h"
|
|
|
|
#include "qemu/error-report.h"
|
2017-01-10 11:59:55 +01:00
|
|
|
#include "sysemu/hw_accel.h"
|
2015-01-09 09:04:39 +01:00
|
|
|
|
2017-04-01 15:56:30 +02:00
|
|
|
#ifndef DEBUG_S390PCI_INST
|
|
|
|
#define DEBUG_S390PCI_INST 0
|
2015-01-09 09:04:39 +01:00
|
|
|
#endif
|
|
|
|
|
2017-04-01 15:56:30 +02:00
|
|
|
#define DPRINTF(fmt, ...) \
|
|
|
|
do { \
|
|
|
|
if (DEBUG_S390PCI_INST) { \
|
|
|
|
fprintf(stderr, "s390pci-inst: " fmt, ## __VA_ARGS__); \
|
|
|
|
} \
|
|
|
|
} while (0)
|
|
|
|
|
2015-01-09 09:04:39 +01:00
|
|
|
static void s390_set_status_code(CPUS390XState *env,
|
|
|
|
uint8_t r, uint64_t status_code)
|
|
|
|
{
|
|
|
|
env->regs[r] &= ~0xff000000ULL;
|
|
|
|
env->regs[r] |= (status_code & 0xff) << 24;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int list_pci(ClpReqRspListPci *rrb, uint8_t *cc)
|
|
|
|
{
|
2016-06-03 09:16:01 +02:00
|
|
|
S390PCIBusDevice *pbdev = NULL;
|
2016-11-23 04:08:29 +01:00
|
|
|
S390pciState *s = s390_get_phb();
|
2016-06-03 09:16:01 +02:00
|
|
|
uint32_t res_code, initial_l2, g_l2;
|
|
|
|
int rc, i;
|
2015-01-09 09:04:39 +01:00
|
|
|
uint64_t resume_token;
|
|
|
|
|
|
|
|
rc = 0;
|
|
|
|
if (lduw_p(&rrb->request.hdr.len) != 32) {
|
|
|
|
res_code = CLP_RC_LEN;
|
|
|
|
rc = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((ldl_p(&rrb->request.fmt) & CLP_MASK_FMT) != 0) {
|
|
|
|
res_code = CLP_RC_FMT;
|
|
|
|
rc = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((ldl_p(&rrb->request.fmt) & ~CLP_MASK_FMT) != 0 ||
|
2016-05-11 09:22:42 +02:00
|
|
|
ldq_p(&rrb->request.reserved1) != 0) {
|
2015-01-09 09:04:39 +01:00
|
|
|
res_code = CLP_RC_RESNOT0;
|
|
|
|
rc = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
resume_token = ldq_p(&rrb->request.resume_token);
|
|
|
|
|
|
|
|
if (resume_token) {
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_idx(s, resume_token);
|
2015-01-09 09:04:39 +01:00
|
|
|
if (!pbdev) {
|
|
|
|
res_code = CLP_RC_LISTPCI_BADRT;
|
|
|
|
rc = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
2016-06-03 09:16:01 +02:00
|
|
|
} else {
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_next_avail_dev(s, NULL);
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
if (lduw_p(&rrb->response.hdr.len) < 48) {
|
|
|
|
res_code = CLP_RC_8K;
|
|
|
|
rc = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
initial_l2 = lduw_p(&rrb->response.hdr.len);
|
|
|
|
if ((initial_l2 - LIST_PCI_HDR_LEN) % sizeof(ClpFhListEntry)
|
|
|
|
!= 0) {
|
|
|
|
res_code = CLP_RC_LEN;
|
|
|
|
rc = -EINVAL;
|
|
|
|
*cc = 3;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
stl_p(&rrb->response.fmt, 0);
|
|
|
|
stq_p(&rrb->response.reserved1, 0);
|
2016-05-13 10:16:30 +02:00
|
|
|
stl_p(&rrb->response.mdd, FH_MASK_SHM);
|
2015-01-09 09:04:39 +01:00
|
|
|
stw_p(&rrb->response.max_fn, PCI_MAX_FUNCTIONS);
|
2016-05-11 09:22:42 +02:00
|
|
|
rrb->response.flags = UID_CHECKING_ENABLED;
|
2015-01-09 09:04:39 +01:00
|
|
|
rrb->response.entry_size = sizeof(ClpFhListEntry);
|
2016-06-03 09:16:01 +02:00
|
|
|
|
|
|
|
i = 0;
|
2015-01-09 09:04:39 +01:00
|
|
|
g_l2 = LIST_PCI_HDR_LEN;
|
2016-06-03 09:16:01 +02:00
|
|
|
while (g_l2 < initial_l2 && pbdev) {
|
|
|
|
stw_p(&rrb->response.fh_list[i].device_id,
|
2015-01-09 09:04:39 +01:00
|
|
|
pci_get_word(pbdev->pdev->config + PCI_DEVICE_ID));
|
2016-06-03 09:16:01 +02:00
|
|
|
stw_p(&rrb->response.fh_list[i].vendor_id,
|
2015-01-09 09:04:39 +01:00
|
|
|
pci_get_word(pbdev->pdev->config + PCI_VENDOR_ID));
|
2016-04-19 09:03:13 +02:00
|
|
|
/* Ignore RESERVED devices. */
|
2016-06-03 09:16:01 +02:00
|
|
|
stl_p(&rrb->response.fh_list[i].config,
|
2016-04-19 09:03:13 +02:00
|
|
|
pbdev->state == ZPCI_FS_STANDBY ? 0 : 1 << 31);
|
2016-06-03 09:16:01 +02:00
|
|
|
stl_p(&rrb->response.fh_list[i].fid, pbdev->fid);
|
|
|
|
stl_p(&rrb->response.fh_list[i].fh, pbdev->fh);
|
2015-01-09 09:04:39 +01:00
|
|
|
|
|
|
|
g_l2 += sizeof(ClpFhListEntry);
|
|
|
|
/* Add endian check for DPRINTF? */
|
|
|
|
DPRINTF("g_l2 %d vendor id 0x%x device id 0x%x fid 0x%x fh 0x%x\n",
|
2016-06-03 09:16:01 +02:00
|
|
|
g_l2,
|
|
|
|
lduw_p(&rrb->response.fh_list[i].vendor_id),
|
|
|
|
lduw_p(&rrb->response.fh_list[i].device_id),
|
|
|
|
ldl_p(&rrb->response.fh_list[i].fid),
|
|
|
|
ldl_p(&rrb->response.fh_list[i].fh));
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_next_avail_dev(s, pbdev);
|
2016-06-03 09:16:01 +02:00
|
|
|
i++;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!pbdev) {
|
2015-01-09 09:04:39 +01:00
|
|
|
resume_token = 0;
|
|
|
|
} else {
|
2016-06-03 09:16:01 +02:00
|
|
|
resume_token = pbdev->fh & FH_MASK_INDEX;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
stq_p(&rrb->response.resume_token, resume_token);
|
|
|
|
stw_p(&rrb->response.hdr.len, g_l2);
|
|
|
|
stw_p(&rrb->response.hdr.rsp, CLP_RC_OK);
|
|
|
|
out:
|
|
|
|
if (rc) {
|
|
|
|
DPRINTF("list pci failed rc 0x%x\n", rc);
|
|
|
|
stw_p(&rrb->response.hdr.rsp, res_code);
|
|
|
|
}
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
2017-11-30 17:27:33 +01:00
|
|
|
int clp_service_call(S390CPU *cpu, uint8_t r2, uintptr_t ra)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
|
|
|
ClpReqHdr *reqh;
|
|
|
|
ClpRspHdr *resh;
|
|
|
|
S390PCIBusDevice *pbdev;
|
|
|
|
uint32_t req_len;
|
|
|
|
uint32_t res_len;
|
|
|
|
uint8_t buffer[4096 * 2];
|
|
|
|
uint8_t cc = 0;
|
|
|
|
CPUS390XState *env = &cpu->env;
|
2016-11-23 04:08:29 +01:00
|
|
|
S390pciState *s = s390_get_phb();
|
2015-01-09 09:04:39 +01:00
|
|
|
int i;
|
|
|
|
|
|
|
|
cpu_synchronize_state(CPU(cpu));
|
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_PRIVILEGED, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-05 10:36:48 +01:00
|
|
|
if (s390_cpu_virt_mem_read(cpu, env->regs[r2], r2, buffer, sizeof(*reqh))) {
|
2017-11-30 17:27:35 +01:00
|
|
|
s390_cpu_virt_mem_handle_exc(cpu, ra);
|
2015-02-12 18:09:41 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
reqh = (ClpReqHdr *)buffer;
|
|
|
|
req_len = lduw_p(&reqh->len);
|
|
|
|
if (req_len < 16 || req_len > 8184 || (req_len % 8 != 0)) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-05 10:36:48 +01:00
|
|
|
if (s390_cpu_virt_mem_read(cpu, env->regs[r2], r2, buffer,
|
2015-02-12 18:09:41 +01:00
|
|
|
req_len + sizeof(*resh))) {
|
2017-11-30 17:27:35 +01:00
|
|
|
s390_cpu_virt_mem_handle_exc(cpu, ra);
|
2015-02-12 18:09:41 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
resh = (ClpRspHdr *)(buffer + req_len);
|
|
|
|
res_len = lduw_p(&resh->len);
|
|
|
|
if (res_len < 8 || res_len > 8176 || (res_len % 8 != 0)) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
if ((req_len + res_len) > 8192) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-05 10:36:48 +01:00
|
|
|
if (s390_cpu_virt_mem_read(cpu, env->regs[r2], r2, buffer,
|
2015-02-12 18:09:41 +01:00
|
|
|
req_len + res_len)) {
|
2017-11-30 17:27:35 +01:00
|
|
|
s390_cpu_virt_mem_handle_exc(cpu, ra);
|
2015-02-12 18:09:41 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
|
|
|
|
if (req_len != 32) {
|
|
|
|
stw_p(&resh->rsp, CLP_RC_LEN);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (lduw_p(&reqh->cmd)) {
|
|
|
|
case CLP_LIST_PCI: {
|
|
|
|
ClpReqRspListPci *rrb = (ClpReqRspListPci *)buffer;
|
|
|
|
list_pci(rrb, &cc);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case CLP_SET_PCI_FN: {
|
|
|
|
ClpReqSetPci *reqsetpci = (ClpReqSetPci *)reqh;
|
|
|
|
ClpRspSetPci *ressetpci = (ClpRspSetPci *)resh;
|
|
|
|
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_fh(s, ldl_p(&reqsetpci->fh));
|
2015-01-09 09:04:39 +01:00
|
|
|
if (!pbdev) {
|
|
|
|
stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FH);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (reqsetpci->oc) {
|
|
|
|
case CLP_SET_ENABLE_PCI_FN:
|
2016-06-15 11:02:36 +02:00
|
|
|
switch (reqsetpci->ndas) {
|
|
|
|
case 0:
|
|
|
|
stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_DMAAS);
|
|
|
|
goto out;
|
|
|
|
case 1:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_RES);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (pbdev->fh & FH_MASK_ENABLE) {
|
|
|
|
stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2016-05-13 10:16:30 +02:00
|
|
|
pbdev->fh |= FH_MASK_ENABLE;
|
2016-04-19 09:03:13 +02:00
|
|
|
pbdev->state = ZPCI_FS_ENABLED;
|
2015-01-09 09:04:39 +01:00
|
|
|
stl_p(&ressetpci->fh, pbdev->fh);
|
|
|
|
stw_p(&ressetpci->hdr.rsp, CLP_RC_OK);
|
|
|
|
break;
|
|
|
|
case CLP_SET_DISABLE_PCI_FN:
|
2016-06-15 11:02:36 +02:00
|
|
|
if (!(pbdev->fh & FH_MASK_ENABLE)) {
|
|
|
|
stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
device_reset(DEVICE(pbdev));
|
2016-05-13 10:16:30 +02:00
|
|
|
pbdev->fh &= ~FH_MASK_ENABLE;
|
2016-04-19 09:03:13 +02:00
|
|
|
pbdev->state = ZPCI_FS_DISABLED;
|
2015-01-09 09:04:39 +01:00
|
|
|
stl_p(&ressetpci->fh, pbdev->fh);
|
|
|
|
stw_p(&ressetpci->hdr.rsp, CLP_RC_OK);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DPRINTF("unknown set pci command\n");
|
|
|
|
stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case CLP_QUERY_PCI_FN: {
|
|
|
|
ClpReqQueryPci *reqquery = (ClpReqQueryPci *)reqh;
|
|
|
|
ClpRspQueryPci *resquery = (ClpRspQueryPci *)resh;
|
|
|
|
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_fh(s, ldl_p(&reqquery->fh));
|
2015-01-09 09:04:39 +01:00
|
|
|
if (!pbdev) {
|
|
|
|
DPRINTF("query pci no pci dev\n");
|
|
|
|
stw_p(&resquery->hdr.rsp, CLP_RC_SETPCIFN_FH);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < PCI_BAR_COUNT; i++) {
|
|
|
|
uint32_t data = pci_get_long(pbdev->pdev->config +
|
|
|
|
PCI_BASE_ADDRESS_0 + (i * 4));
|
|
|
|
|
|
|
|
stl_p(&resquery->bar[i], data);
|
|
|
|
resquery->bar_size[i] = pbdev->pdev->io_regions[i].size ?
|
|
|
|
ctz64(pbdev->pdev->io_regions[i].size) : 0;
|
|
|
|
DPRINTF("bar %d addr 0x%x size 0x%" PRIx64 "barsize 0x%x\n", i,
|
|
|
|
ldl_p(&resquery->bar[i]),
|
|
|
|
pbdev->pdev->io_regions[i].size,
|
|
|
|
resquery->bar_size[i]);
|
|
|
|
}
|
|
|
|
|
|
|
|
stq_p(&resquery->sdma, ZPCI_SDMA_ADDR);
|
|
|
|
stq_p(&resquery->edma, ZPCI_EDMA_ADDR);
|
2016-06-13 13:28:38 +02:00
|
|
|
stl_p(&resquery->fid, pbdev->fid);
|
2015-01-09 09:04:39 +01:00
|
|
|
stw_p(&resquery->pchid, 0);
|
|
|
|
stw_p(&resquery->ug, 1);
|
2016-05-11 09:22:42 +02:00
|
|
|
stl_p(&resquery->uid, pbdev->uid);
|
2015-01-09 09:04:39 +01:00
|
|
|
stw_p(&resquery->hdr.rsp, CLP_RC_OK);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case CLP_QUERY_PCI_FNGRP: {
|
|
|
|
ClpRspQueryPciGrp *resgrp = (ClpRspQueryPciGrp *)resh;
|
|
|
|
resgrp->fr = 1;
|
|
|
|
stq_p(&resgrp->dasm, 0);
|
|
|
|
stq_p(&resgrp->msia, ZPCI_MSI_ADDR);
|
|
|
|
stw_p(&resgrp->mui, 0);
|
|
|
|
stw_p(&resgrp->i, 128);
|
2017-11-30 13:55:27 +01:00
|
|
|
stw_p(&resgrp->maxstbl, 128);
|
2015-01-09 09:04:39 +01:00
|
|
|
resgrp->version = 0;
|
|
|
|
|
|
|
|
stw_p(&resgrp->hdr.rsp, CLP_RC_OK);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
default:
|
|
|
|
DPRINTF("unknown clp command\n");
|
|
|
|
stw_p(&resh->rsp, CLP_RC_CMD);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
out:
|
2015-03-05 10:36:48 +01:00
|
|
|
if (s390_cpu_virt_mem_write(cpu, env->regs[r2], r2, buffer,
|
2015-02-12 18:09:41 +01:00
|
|
|
req_len + res_len)) {
|
2017-11-30 17:27:35 +01:00
|
|
|
s390_cpu_virt_mem_handle_exc(cpu, ra);
|
2015-02-12 18:09:41 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
setcc(cpu, cc);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-11-30 13:55:24 +01:00
|
|
|
/**
|
|
|
|
* Swap data contained in s390x big endian registers to little endian
|
|
|
|
* PCI bars.
|
|
|
|
*
|
|
|
|
* @ptr: a pointer to a uint64_t data field
|
|
|
|
* @len: the length of the valid data, must be 1,2,4 or 8
|
|
|
|
*/
|
|
|
|
static int zpci_endian_swap(uint64_t *ptr, uint8_t len)
|
|
|
|
{
|
|
|
|
uint64_t data = *ptr;
|
|
|
|
|
|
|
|
switch (len) {
|
|
|
|
case 1:
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
data = bswap16(data);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
data = bswap32(data);
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
data = bswap64(data);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
*ptr = data;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-11-30 13:55:30 +01:00
|
|
|
static MemoryRegion *s390_get_subregion(MemoryRegion *mr, uint64_t offset,
|
|
|
|
uint8_t len)
|
|
|
|
{
|
|
|
|
MemoryRegion *subregion;
|
|
|
|
uint64_t subregion_size;
|
|
|
|
|
|
|
|
QTAILQ_FOREACH(subregion, &mr->subregions, subregions_link) {
|
|
|
|
subregion_size = int128_get64(subregion->size);
|
|
|
|
if ((offset >= subregion->addr) &&
|
|
|
|
(offset + len) <= (subregion->addr + subregion_size)) {
|
|
|
|
mr = subregion;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return mr;
|
|
|
|
}
|
|
|
|
|
2017-11-30 13:55:28 +01:00
|
|
|
static MemTxResult zpci_read_bar(S390PCIBusDevice *pbdev, uint8_t pcias,
|
|
|
|
uint64_t offset, uint64_t *data, uint8_t len)
|
|
|
|
{
|
|
|
|
MemoryRegion *mr;
|
|
|
|
|
|
|
|
mr = pbdev->pdev->io_regions[pcias].memory;
|
2017-11-30 13:55:30 +01:00
|
|
|
mr = s390_get_subregion(mr, offset, len);
|
|
|
|
offset -= mr->addr;
|
2017-11-30 13:55:28 +01:00
|
|
|
return memory_region_dispatch_read(mr, offset, data, len,
|
|
|
|
MEMTXATTRS_UNSPECIFIED);
|
|
|
|
}
|
|
|
|
|
2017-11-30 17:27:33 +01:00
|
|
|
int pcilg_service_call(S390CPU *cpu, uint8_t r1, uint8_t r2, uintptr_t ra)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
|
|
|
CPUS390XState *env = &cpu->env;
|
|
|
|
S390PCIBusDevice *pbdev;
|
|
|
|
uint64_t offset;
|
|
|
|
uint64_t data;
|
2016-08-24 12:53:31 +02:00
|
|
|
MemTxResult result;
|
2015-01-09 09:04:39 +01:00
|
|
|
uint8_t len;
|
|
|
|
uint32_t fh;
|
|
|
|
uint8_t pcias;
|
|
|
|
|
|
|
|
cpu_synchronize_state(CPU(cpu));
|
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_PRIVILEGED, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (r2 & 0x1) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
fh = env->regs[r2] >> 32;
|
|
|
|
pcias = (env->regs[r2] >> 16) & 0xf;
|
|
|
|
len = env->regs[r2] & 0xf;
|
|
|
|
offset = env->regs[r2 + 1];
|
|
|
|
|
2017-11-30 13:55:26 +01:00
|
|
|
if (!(fh & FH_MASK_ENABLE)) {
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh);
|
2016-04-19 09:03:13 +02:00
|
|
|
if (!pbdev) {
|
2015-01-09 09:04:39 +01:00
|
|
|
DPRINTF("pcilg no pci dev\n");
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-19 09:03:13 +02:00
|
|
|
switch (pbdev->state) {
|
|
|
|
case ZPCI_FS_PERMANENT_ERROR:
|
|
|
|
case ZPCI_FS_ERROR:
|
2015-01-09 09:04:39 +01:00
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r2, ZPCI_PCI_ST_BLOCKED);
|
|
|
|
return 0;
|
2016-04-19 09:03:13 +02:00
|
|
|
default:
|
|
|
|
break;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
2017-11-30 13:55:26 +01:00
|
|
|
switch (pcias) {
|
|
|
|
case ZPCI_IO_BAR_MIN...ZPCI_IO_BAR_MAX:
|
|
|
|
if (!len || (len > (8 - (offset & 0x7)))) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2017-11-30 13:55:28 +01:00
|
|
|
result = zpci_read_bar(pbdev, pcias, offset, &data, len);
|
2016-08-24 12:53:31 +02:00
|
|
|
if (result != MEMTX_OK) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2016-08-24 12:53:31 +02:00
|
|
|
return 0;
|
|
|
|
}
|
2017-11-30 13:55:26 +01:00
|
|
|
break;
|
|
|
|
case ZPCI_CONFIG_BAR:
|
|
|
|
if (!len || (len > (4 - (offset & 0x3))) || len == 3) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
data = pci_host_config_read_common(
|
|
|
|
pbdev->pdev, offset, pci_config_size(pbdev->pdev), len);
|
|
|
|
|
2017-11-30 13:55:24 +01:00
|
|
|
if (zpci_endian_swap(&data, len)) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2017-11-30 13:55:26 +01:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DPRINTF("pcilg invalid space\n");
|
2015-01-09 09:04:39 +01:00
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r2, ZPCI_PCI_ST_INVAL_AS);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
env->regs[r1] = data;
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_OK);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-11-30 13:55:29 +01:00
|
|
|
static MemTxResult zpci_write_bar(S390PCIBusDevice *pbdev, uint8_t pcias,
|
|
|
|
uint64_t offset, uint64_t data, uint8_t len)
|
|
|
|
{
|
|
|
|
MemoryRegion *mr;
|
|
|
|
|
2017-11-30 13:55:30 +01:00
|
|
|
mr = pbdev->pdev->io_regions[pcias].memory;
|
|
|
|
mr = s390_get_subregion(mr, offset, len);
|
|
|
|
offset -= mr->addr;
|
2017-11-30 13:55:29 +01:00
|
|
|
return memory_region_dispatch_write(mr, offset, data, len,
|
|
|
|
MEMTXATTRS_UNSPECIFIED);
|
|
|
|
}
|
|
|
|
|
2017-11-30 17:27:33 +01:00
|
|
|
int pcistg_service_call(S390CPU *cpu, uint8_t r1, uint8_t r2, uintptr_t ra)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
|
|
|
CPUS390XState *env = &cpu->env;
|
|
|
|
uint64_t offset, data;
|
|
|
|
S390PCIBusDevice *pbdev;
|
2016-08-24 12:53:31 +02:00
|
|
|
MemTxResult result;
|
2015-01-09 09:04:39 +01:00
|
|
|
uint8_t len;
|
|
|
|
uint32_t fh;
|
|
|
|
uint8_t pcias;
|
|
|
|
|
|
|
|
cpu_synchronize_state(CPU(cpu));
|
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_PRIVILEGED, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (r2 & 0x1) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
fh = env->regs[r2] >> 32;
|
|
|
|
pcias = (env->regs[r2] >> 16) & 0xf;
|
|
|
|
len = env->regs[r2] & 0xf;
|
|
|
|
offset = env->regs[r2 + 1];
|
2017-11-30 13:55:25 +01:00
|
|
|
data = env->regs[r1];
|
|
|
|
|
|
|
|
if (!(fh & FH_MASK_ENABLE)) {
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh);
|
2016-04-19 09:03:13 +02:00
|
|
|
if (!pbdev) {
|
2015-01-09 09:04:39 +01:00
|
|
|
DPRINTF("pcistg no pci dev\n");
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-19 09:03:13 +02:00
|
|
|
switch (pbdev->state) {
|
2017-11-30 13:55:25 +01:00
|
|
|
/* ZPCI_FS_RESERVED, ZPCI_FS_STANDBY and ZPCI_FS_DISABLED
|
|
|
|
* are already covered by the FH_MASK_ENABLE check above
|
|
|
|
*/
|
2016-04-19 09:03:13 +02:00
|
|
|
case ZPCI_FS_PERMANENT_ERROR:
|
|
|
|
case ZPCI_FS_ERROR:
|
2015-01-09 09:04:39 +01:00
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r2, ZPCI_PCI_ST_BLOCKED);
|
|
|
|
return 0;
|
2016-04-19 09:03:13 +02:00
|
|
|
default:
|
|
|
|
break;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
2017-11-30 13:55:25 +01:00
|
|
|
switch (pcias) {
|
|
|
|
/* A ZPCI PCI card may use any BAR from BAR 0 to BAR 5 */
|
|
|
|
case ZPCI_IO_BAR_MIN...ZPCI_IO_BAR_MAX:
|
|
|
|
/* Check length:
|
|
|
|
* A length of 0 is invalid and length should not cross a double word
|
|
|
|
*/
|
|
|
|
if (!len || (len > (8 - (offset & 0x7)))) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2016-08-24 12:46:34 +02:00
|
|
|
|
2017-11-30 13:55:29 +01:00
|
|
|
result = zpci_write_bar(pbdev, pcias, offset, data, len);
|
2016-08-24 12:53:31 +02:00
|
|
|
if (result != MEMTX_OK) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2016-08-24 12:53:31 +02:00
|
|
|
return 0;
|
|
|
|
}
|
2017-11-30 13:55:25 +01:00
|
|
|
break;
|
|
|
|
case ZPCI_CONFIG_BAR:
|
|
|
|
/* ZPCI uses the pseudo BAR number 15 as configuration space */
|
|
|
|
/* possible access lengths are 1,2,4 and must not cross a word */
|
|
|
|
if (!len || (len > (4 - (offset & 0x3))) || len == 3) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 4, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2017-11-30 13:55:25 +01:00
|
|
|
/* len = 1,2,4 so we do not need to test */
|
|
|
|
zpci_endian_swap(&data, len);
|
2015-01-09 09:04:39 +01:00
|
|
|
pci_host_config_write_common(pbdev->pdev, offset,
|
|
|
|
pci_config_size(pbdev->pdev),
|
|
|
|
data, len);
|
2017-11-30 13:55:25 +01:00
|
|
|
break;
|
|
|
|
default:
|
2015-01-09 09:04:39 +01:00
|
|
|
DPRINTF("pcistg invalid space\n");
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r2, ZPCI_PCI_ST_INVAL_AS);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_OK);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-02-05 08:22:57 +01:00
|
|
|
static void s390_pci_update_iotlb(S390PCIIOMMU *iommu, S390IOTLBEntry *entry)
|
|
|
|
{
|
|
|
|
S390IOTLBEntry *cache = g_hash_table_lookup(iommu->iotlb, &entry->iova);
|
|
|
|
IOMMUTLBEntry notify = {
|
|
|
|
.target_as = &address_space_memory,
|
|
|
|
.iova = entry->iova,
|
|
|
|
.translated_addr = entry->translated_addr,
|
|
|
|
.perm = entry->perm,
|
|
|
|
.addr_mask = ~PAGE_MASK,
|
|
|
|
};
|
|
|
|
|
|
|
|
if (entry->perm == IOMMU_NONE) {
|
|
|
|
if (!cache) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
g_hash_table_remove(iommu->iotlb, &entry->iova);
|
|
|
|
} else {
|
|
|
|
if (cache) {
|
|
|
|
if (cache->perm == entry->perm &&
|
|
|
|
cache->translated_addr == entry->translated_addr) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
notify.perm = IOMMU_NONE;
|
|
|
|
memory_region_notify_iommu(&iommu->iommu_mr, notify);
|
|
|
|
notify.perm = entry->perm;
|
|
|
|
}
|
|
|
|
|
|
|
|
cache = g_new(S390IOTLBEntry, 1);
|
|
|
|
cache->iova = entry->iova;
|
|
|
|
cache->translated_addr = entry->translated_addr;
|
|
|
|
cache->len = PAGE_SIZE;
|
|
|
|
cache->perm = entry->perm;
|
|
|
|
g_hash_table_replace(iommu->iotlb, &cache->iova, cache);
|
|
|
|
}
|
|
|
|
|
|
|
|
memory_region_notify_iommu(&iommu->iommu_mr, notify);
|
|
|
|
}
|
|
|
|
|
2017-11-30 17:27:33 +01:00
|
|
|
int rpcit_service_call(S390CPU *cpu, uint8_t r1, uint8_t r2, uintptr_t ra)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
|
|
|
CPUS390XState *env = &cpu->env;
|
|
|
|
uint32_t fh;
|
2018-02-05 08:22:56 +01:00
|
|
|
uint16_t error = 0;
|
2015-01-09 09:04:39 +01:00
|
|
|
S390PCIBusDevice *pbdev;
|
2016-12-08 06:02:24 +01:00
|
|
|
S390PCIIOMMU *iommu;
|
2018-02-05 08:22:56 +01:00
|
|
|
S390IOTLBEntry entry;
|
2015-01-19 08:15:56 +01:00
|
|
|
hwaddr start, end;
|
2015-01-09 09:04:39 +01:00
|
|
|
|
|
|
|
cpu_synchronize_state(CPU(cpu));
|
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_PRIVILEGED, 4, ra);
|
2018-02-05 08:22:56 +01:00
|
|
|
return 0;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
if (r2 & 0x1) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 4, ra);
|
2018-02-05 08:22:56 +01:00
|
|
|
return 0;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
fh = env->regs[r1] >> 32;
|
2015-01-19 08:15:56 +01:00
|
|
|
start = env->regs[r2];
|
|
|
|
end = start + env->regs[r2 + 1];
|
2015-01-09 09:04:39 +01:00
|
|
|
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh);
|
2016-04-19 09:03:13 +02:00
|
|
|
if (!pbdev) {
|
2015-01-09 09:04:39 +01:00
|
|
|
DPRINTF("rpcit no pci dev\n");
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
2018-02-05 08:22:56 +01:00
|
|
|
return 0;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
2016-04-19 09:03:13 +02:00
|
|
|
switch (pbdev->state) {
|
|
|
|
case ZPCI_FS_RESERVED:
|
|
|
|
case ZPCI_FS_STANDBY:
|
|
|
|
case ZPCI_FS_DISABLED:
|
|
|
|
case ZPCI_FS_PERMANENT_ERROR:
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
case ZPCI_FS_ERROR:
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_ERROR_RECOVER);
|
|
|
|
return 0;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2016-12-08 06:02:24 +01:00
|
|
|
iommu = pbdev->iommu;
|
|
|
|
if (!iommu->g_iota) {
|
2018-02-05 08:22:56 +01:00
|
|
|
error = ERR_EVENT_INVALAS;
|
|
|
|
goto err;
|
2016-04-19 09:03:13 +02:00
|
|
|
}
|
|
|
|
|
2016-12-08 06:02:24 +01:00
|
|
|
if (end < iommu->pba || start > iommu->pal) {
|
2018-02-05 08:22:56 +01:00
|
|
|
error = ERR_EVENT_OORANGE;
|
|
|
|
goto err;
|
2016-04-19 09:03:13 +02:00
|
|
|
}
|
|
|
|
|
2015-01-19 08:15:56 +01:00
|
|
|
while (start < end) {
|
2018-02-05 08:22:56 +01:00
|
|
|
error = s390_guest_io_table_walk(iommu->g_iota, start, &entry);
|
|
|
|
if (error) {
|
|
|
|
break;
|
2015-01-19 08:15:56 +01:00
|
|
|
}
|
2018-02-05 08:22:57 +01:00
|
|
|
|
2018-02-05 08:22:56 +01:00
|
|
|
start += entry.len;
|
2018-02-05 08:22:57 +01:00
|
|
|
while (entry.iova < start && entry.iova < end) {
|
|
|
|
s390_pci_update_iotlb(iommu, &entry);
|
|
|
|
entry.iova += PAGE_SIZE;
|
|
|
|
entry.translated_addr += PAGE_SIZE;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
2018-02-05 08:22:56 +01:00
|
|
|
err:
|
|
|
|
if (error) {
|
|
|
|
pbdev->state = ZPCI_FS_ERROR;
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r1, ZPCI_PCI_ST_FUNC_IN_ERR);
|
|
|
|
s390_pci_generate_error_event(error, pbdev->fh, pbdev->fid, start, 0);
|
|
|
|
} else {
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_OK);
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-05 10:36:48 +01:00
|
|
|
int pcistb_service_call(S390CPU *cpu, uint8_t r1, uint8_t r3, uint64_t gaddr,
|
2017-11-30 17:27:33 +01:00
|
|
|
uint8_t ar, uintptr_t ra)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
|
|
|
CPUS390XState *env = &cpu->env;
|
|
|
|
S390PCIBusDevice *pbdev;
|
|
|
|
MemoryRegion *mr;
|
2016-08-24 12:53:31 +02:00
|
|
|
MemTxResult result;
|
2017-11-30 13:55:27 +01:00
|
|
|
uint64_t offset;
|
2015-01-09 09:04:39 +01:00
|
|
|
int i;
|
|
|
|
uint32_t fh;
|
|
|
|
uint8_t pcias;
|
|
|
|
uint8_t len;
|
2015-02-12 18:09:41 +01:00
|
|
|
uint8_t buffer[128];
|
2015-01-09 09:04:39 +01:00
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_PRIVILEGED, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
fh = env->regs[r1] >> 32;
|
|
|
|
pcias = (env->regs[r1] >> 16) & 0xf;
|
|
|
|
len = env->regs[r1] & 0xff;
|
2017-11-30 13:55:27 +01:00
|
|
|
offset = env->regs[r3];
|
2015-01-09 09:04:39 +01:00
|
|
|
|
2017-11-30 13:55:27 +01:00
|
|
|
if (!(fh & FH_MASK_ENABLE)) {
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh);
|
2016-04-19 09:03:13 +02:00
|
|
|
if (!pbdev) {
|
2015-01-09 09:04:39 +01:00
|
|
|
DPRINTF("pcistb no pci dev fh 0x%x\n", fh);
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-19 09:03:13 +02:00
|
|
|
switch (pbdev->state) {
|
|
|
|
case ZPCI_FS_PERMANENT_ERROR:
|
|
|
|
case ZPCI_FS_ERROR:
|
2015-01-09 09:04:39 +01:00
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r1, ZPCI_PCI_ST_BLOCKED);
|
|
|
|
return 0;
|
2016-04-19 09:03:13 +02:00
|
|
|
default:
|
|
|
|
break;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
2017-11-30 13:55:27 +01:00
|
|
|
if (pcias > ZPCI_IO_BAR_MAX) {
|
|
|
|
DPRINTF("pcistb invalid space\n");
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r1, ZPCI_PCI_ST_INVAL_AS);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Verify the address, offset and length */
|
|
|
|
/* offset must be a multiple of 8 */
|
|
|
|
if (offset % 8) {
|
|
|
|
goto specification_error;
|
|
|
|
}
|
|
|
|
/* Length must be greater than 8, a multiple of 8 */
|
|
|
|
/* and not greater than maxstbl */
|
|
|
|
if ((len <= 8) || (len % 8) || (len > pbdev->maxstbl)) {
|
|
|
|
goto specification_error;
|
|
|
|
}
|
|
|
|
/* Do not cross a 4K-byte boundary */
|
|
|
|
if (((offset & 0xfff) + len) > 0x1000) {
|
|
|
|
goto specification_error;
|
|
|
|
}
|
|
|
|
/* Guest address must be double word aligned */
|
|
|
|
if (gaddr & 0x07UL) {
|
|
|
|
goto specification_error;
|
|
|
|
}
|
|
|
|
|
2015-01-09 09:04:39 +01:00
|
|
|
mr = pbdev->pdev->io_regions[pcias].memory;
|
2017-11-30 13:55:30 +01:00
|
|
|
mr = s390_get_subregion(mr, offset, len);
|
|
|
|
offset -= mr->addr;
|
|
|
|
|
2017-11-30 13:55:27 +01:00
|
|
|
if (!memory_region_access_valid(mr, offset, len, true)) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-05 10:36:48 +01:00
|
|
|
if (s390_cpu_virt_mem_read(cpu, gaddr, ar, buffer, len)) {
|
2017-11-30 17:27:35 +01:00
|
|
|
s390_cpu_virt_mem_handle_exc(cpu, ra);
|
2015-02-12 18:09:41 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-01-09 09:04:39 +01:00
|
|
|
for (i = 0; i < len / 8; i++) {
|
2017-11-30 13:55:27 +01:00
|
|
|
result = memory_region_dispatch_write(mr, offset + i * 8,
|
|
|
|
ldq_p(buffer + i * 8), 8,
|
|
|
|
MEMTXATTRS_UNSPECIFIED);
|
2016-08-24 12:53:31 +02:00
|
|
|
if (result != MEMTX_OK) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 6, ra);
|
2016-08-24 12:53:31 +02:00
|
|
|
return 0;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_OK);
|
|
|
|
return 0;
|
2017-11-30 13:55:27 +01:00
|
|
|
|
|
|
|
specification_error:
|
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
|
|
|
return 0;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static int reg_irqs(CPUS390XState *env, S390PCIBusDevice *pbdev, ZpciFib fib)
|
|
|
|
{
|
2016-01-28 06:26:43 +01:00
|
|
|
int ret, len;
|
2016-11-24 11:10:39 +01:00
|
|
|
uint8_t isc = FIB_DATA_ISC(ldl_p(&fib.data));
|
2015-01-09 09:04:39 +01:00
|
|
|
|
2016-11-24 11:10:39 +01:00
|
|
|
pbdev->routes.adapter.adapter_id = css_get_adapter_id(
|
|
|
|
CSS_IO_ADAPTER_PCI, isc);
|
2016-01-28 06:26:43 +01:00
|
|
|
pbdev->summary_ind = get_indicator(ldq_p(&fib.aisb), sizeof(uint64_t));
|
|
|
|
len = BITS_TO_LONGS(FIB_DATA_NOI(ldl_p(&fib.data))) * sizeof(unsigned long);
|
|
|
|
pbdev->indicator = get_indicator(ldq_p(&fib.aibv), len);
|
|
|
|
|
2016-04-26 13:26:32 +02:00
|
|
|
ret = map_indicator(&pbdev->routes.adapter, pbdev->summary_ind);
|
|
|
|
if (ret) {
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = map_indicator(&pbdev->routes.adapter, pbdev->indicator);
|
|
|
|
if (ret) {
|
|
|
|
goto out;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
|
|
|
|
pbdev->routes.adapter.summary_addr = ldq_p(&fib.aisb);
|
|
|
|
pbdev->routes.adapter.summary_offset = FIB_DATA_AISBO(ldl_p(&fib.data));
|
|
|
|
pbdev->routes.adapter.ind_addr = ldq_p(&fib.aibv);
|
|
|
|
pbdev->routes.adapter.ind_offset = FIB_DATA_AIBVO(ldl_p(&fib.data));
|
2016-11-24 11:10:39 +01:00
|
|
|
pbdev->isc = isc;
|
2015-01-09 09:04:39 +01:00
|
|
|
pbdev->noi = FIB_DATA_NOI(ldl_p(&fib.data));
|
|
|
|
pbdev->sum = FIB_DATA_SUM(ldl_p(&fib.data));
|
|
|
|
|
|
|
|
DPRINTF("reg_irqs adapter id %d\n", pbdev->routes.adapter.adapter_id);
|
|
|
|
return 0;
|
2016-04-26 13:26:32 +02:00
|
|
|
out:
|
|
|
|
release_indicator(&pbdev->routes.adapter, pbdev->summary_ind);
|
|
|
|
release_indicator(&pbdev->routes.adapter, pbdev->indicator);
|
|
|
|
pbdev->summary_ind = NULL;
|
|
|
|
pbdev->indicator = NULL;
|
|
|
|
return ret;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
2016-04-26 08:50:16 +02:00
|
|
|
int pci_dereg_irqs(S390PCIBusDevice *pbdev)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
2016-01-28 06:26:43 +01:00
|
|
|
release_indicator(&pbdev->routes.adapter, pbdev->summary_ind);
|
|
|
|
release_indicator(&pbdev->routes.adapter, pbdev->indicator);
|
2015-01-09 09:04:39 +01:00
|
|
|
|
2016-01-28 06:26:43 +01:00
|
|
|
pbdev->summary_ind = NULL;
|
|
|
|
pbdev->indicator = NULL;
|
2015-01-09 09:04:39 +01:00
|
|
|
pbdev->routes.adapter.summary_addr = 0;
|
|
|
|
pbdev->routes.adapter.summary_offset = 0;
|
|
|
|
pbdev->routes.adapter.ind_addr = 0;
|
|
|
|
pbdev->routes.adapter.ind_offset = 0;
|
|
|
|
pbdev->isc = 0;
|
|
|
|
pbdev->noi = 0;
|
|
|
|
pbdev->sum = 0;
|
|
|
|
|
|
|
|
DPRINTF("dereg_irqs adapter id %d\n", pbdev->routes.adapter.adapter_id);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-11-30 17:27:33 +01:00
|
|
|
static int reg_ioat(CPUS390XState *env, S390PCIIOMMU *iommu, ZpciFib fib,
|
|
|
|
uintptr_t ra)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
|
|
|
uint64_t pba = ldq_p(&fib.pba);
|
|
|
|
uint64_t pal = ldq_p(&fib.pal);
|
|
|
|
uint64_t g_iota = ldq_p(&fib.iota);
|
|
|
|
uint8_t dt = (g_iota >> 2) & 0x7;
|
|
|
|
uint8_t t = (g_iota >> 11) & 0x1;
|
|
|
|
|
2018-02-05 08:22:58 +01:00
|
|
|
pba &= ~0xfff;
|
|
|
|
pal |= 0xfff;
|
2015-01-09 09:04:39 +01:00
|
|
|
if (pba > pal || pba < ZPCI_SDMA_ADDR || pal > ZPCI_EDMA_ADDR) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* currently we only support designation type 1 with translation */
|
|
|
|
if (!(dt == ZPCI_IOTA_RTTO && t)) {
|
|
|
|
error_report("unsupported ioat dt %d t %d", dt, t);
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-12-08 06:02:24 +01:00
|
|
|
iommu->pba = pba;
|
|
|
|
iommu->pal = pal;
|
|
|
|
iommu->g_iota = g_iota;
|
2015-11-04 08:50:45 +01:00
|
|
|
|
2016-12-08 06:02:24 +01:00
|
|
|
s390_pci_iommu_enable(iommu);
|
2015-11-04 08:50:45 +01:00
|
|
|
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-12-08 06:02:24 +01:00
|
|
|
void pci_dereg_ioat(S390PCIIOMMU *iommu)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
2016-12-08 06:02:24 +01:00
|
|
|
s390_pci_iommu_disable(iommu);
|
|
|
|
iommu->pba = 0;
|
|
|
|
iommu->pal = 0;
|
|
|
|
iommu->g_iota = 0;
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
|
2017-11-30 17:27:33 +01:00
|
|
|
int mpcifc_service_call(S390CPU *cpu, uint8_t r1, uint64_t fiba, uint8_t ar,
|
|
|
|
uintptr_t ra)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
|
|
|
CPUS390XState *env = &cpu->env;
|
2016-04-28 07:24:07 +02:00
|
|
|
uint8_t oc, dmaas;
|
2015-01-09 09:04:39 +01:00
|
|
|
uint32_t fh;
|
|
|
|
ZpciFib fib;
|
|
|
|
S390PCIBusDevice *pbdev;
|
|
|
|
uint64_t cc = ZPCI_PCI_LS_OK;
|
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_PRIVILEGED, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
oc = env->regs[r1] & 0xff;
|
2016-04-28 07:24:07 +02:00
|
|
|
dmaas = (env->regs[r1] >> 16) & 0xff;
|
2015-01-09 09:04:39 +01:00
|
|
|
fh = env->regs[r1] >> 32;
|
|
|
|
|
|
|
|
if (fiba & 0x7) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_fh(s390_get_phb(), fh);
|
2016-04-19 09:03:13 +02:00
|
|
|
if (!pbdev) {
|
2015-01-09 09:04:39 +01:00
|
|
|
DPRINTF("mpcifc no pci dev fh 0x%x\n", fh);
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-19 09:03:13 +02:00
|
|
|
switch (pbdev->state) {
|
|
|
|
case ZPCI_FS_RESERVED:
|
|
|
|
case ZPCI_FS_STANDBY:
|
|
|
|
case ZPCI_FS_DISABLED:
|
|
|
|
case ZPCI_FS_PERMANENT_ERROR:
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2015-03-05 10:36:48 +01:00
|
|
|
if (s390_cpu_virt_mem_read(cpu, fiba, ar, (uint8_t *)&fib, sizeof(fib))) {
|
2017-11-30 17:27:35 +01:00
|
|
|
s390_cpu_virt_mem_handle_exc(cpu, ra);
|
2015-02-12 18:09:41 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
|
2016-04-28 07:24:07 +02:00
|
|
|
if (fib.fmt != 0) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_OPERAND, 6, ra);
|
2016-04-28 07:24:07 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-01-09 09:04:39 +01:00
|
|
|
switch (oc) {
|
|
|
|
case ZPCI_MOD_FC_REG_INT:
|
2016-04-28 07:24:07 +02:00
|
|
|
if (pbdev->summary_ind) {
|
2015-01-09 09:04:39 +01:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
2016-04-28 07:24:07 +02:00
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE);
|
|
|
|
} else if (reg_irqs(env, pbdev, fib)) {
|
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_RES_NOT_AVAIL);
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case ZPCI_MOD_FC_DEREG_INT:
|
2016-04-28 07:24:07 +02:00
|
|
|
if (!pbdev->summary_ind) {
|
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE);
|
|
|
|
} else {
|
|
|
|
pci_dereg_irqs(pbdev);
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
break;
|
|
|
|
case ZPCI_MOD_FC_REG_IOAT:
|
2016-04-28 07:24:07 +02:00
|
|
|
if (dmaas != 0) {
|
2015-01-09 09:04:39 +01:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
2016-04-28 07:24:07 +02:00
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_DMAAS_INVAL);
|
2016-12-08 06:02:24 +01:00
|
|
|
} else if (pbdev->iommu->enabled) {
|
2016-04-28 07:24:07 +02:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE);
|
2017-11-30 17:27:33 +01:00
|
|
|
} else if (reg_ioat(env, pbdev->iommu, fib, ra)) {
|
2016-04-28 07:24:07 +02:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_INSUF_RES);
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case ZPCI_MOD_FC_DEREG_IOAT:
|
2016-04-28 07:24:07 +02:00
|
|
|
if (dmaas != 0) {
|
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_DMAAS_INVAL);
|
2016-12-08 06:02:24 +01:00
|
|
|
} else if (!pbdev->iommu->enabled) {
|
2016-04-28 07:24:07 +02:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE);
|
|
|
|
} else {
|
2016-12-08 06:02:24 +01:00
|
|
|
pci_dereg_ioat(pbdev->iommu);
|
2016-04-28 07:24:07 +02:00
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
break;
|
|
|
|
case ZPCI_MOD_FC_REREG_IOAT:
|
2016-04-28 07:24:07 +02:00
|
|
|
if (dmaas != 0) {
|
2015-01-09 09:04:39 +01:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
2016-04-28 07:24:07 +02:00
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_DMAAS_INVAL);
|
2016-12-08 06:02:24 +01:00
|
|
|
} else if (!pbdev->iommu->enabled) {
|
2016-04-28 07:24:07 +02:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE);
|
|
|
|
} else {
|
2016-12-08 06:02:24 +01:00
|
|
|
pci_dereg_ioat(pbdev->iommu);
|
2017-11-30 17:27:33 +01:00
|
|
|
if (reg_ioat(env, pbdev->iommu, fib, ra)) {
|
2016-04-28 07:24:07 +02:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_INSUF_RES);
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case ZPCI_MOD_FC_RESET_ERROR:
|
2016-04-19 09:03:13 +02:00
|
|
|
switch (pbdev->state) {
|
|
|
|
case ZPCI_FS_BLOCKED:
|
|
|
|
case ZPCI_FS_ERROR:
|
|
|
|
pbdev->state = ZPCI_FS_ENABLED;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE);
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
break;
|
|
|
|
case ZPCI_MOD_FC_RESET_BLOCK:
|
2016-04-19 09:03:13 +02:00
|
|
|
switch (pbdev->state) {
|
|
|
|
case ZPCI_FS_ERROR:
|
|
|
|
pbdev->state = ZPCI_FS_BLOCKED;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
s390_set_status_code(env, r1, ZPCI_MOD_ST_SEQUENCE);
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
break;
|
|
|
|
case ZPCI_MOD_FC_SET_MEASURE:
|
|
|
|
pbdev->fmb_addr = ldq_p(&fib.fmb_addr);
|
|
|
|
break;
|
|
|
|
default:
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(&cpu->env, PGM_OPERAND, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
cc = ZPCI_PCI_LS_ERR;
|
|
|
|
}
|
|
|
|
|
|
|
|
setcc(cpu, cc);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-11-30 17:27:33 +01:00
|
|
|
int stpcifc_service_call(S390CPU *cpu, uint8_t r1, uint64_t fiba, uint8_t ar,
|
|
|
|
uintptr_t ra)
|
2015-01-09 09:04:39 +01:00
|
|
|
{
|
|
|
|
CPUS390XState *env = &cpu->env;
|
2016-06-15 11:09:10 +02:00
|
|
|
uint8_t dmaas;
|
2015-01-09 09:04:39 +01:00
|
|
|
uint32_t fh;
|
|
|
|
ZpciFib fib;
|
|
|
|
S390PCIBusDevice *pbdev;
|
|
|
|
uint32_t data;
|
|
|
|
uint64_t cc = ZPCI_PCI_LS_OK;
|
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_PRIVILEGED, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
fh = env->regs[r1] >> 32;
|
2016-06-15 11:09:10 +02:00
|
|
|
dmaas = (env->regs[r1] >> 16) & 0xff;
|
|
|
|
|
|
|
|
if (dmaas) {
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r1, ZPCI_STPCIFC_ST_INVAL_DMAAS);
|
|
|
|
return 0;
|
|
|
|
}
|
2015-01-09 09:04:39 +01:00
|
|
|
|
|
|
|
if (fiba & 0x7) {
|
2017-11-30 17:27:33 +01:00
|
|
|
s390_program_interrupt(env, PGM_SPECIFICATION, 6, ra);
|
2015-01-09 09:04:39 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-11-23 04:08:29 +01:00
|
|
|
pbdev = s390_pci_find_dev_by_idx(s390_get_phb(), fh & FH_MASK_INDEX);
|
2015-01-09 09:04:39 +01:00
|
|
|
if (!pbdev) {
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
memset(&fib, 0, sizeof(fib));
|
2016-04-19 09:03:13 +02:00
|
|
|
|
|
|
|
switch (pbdev->state) {
|
|
|
|
case ZPCI_FS_RESERVED:
|
|
|
|
case ZPCI_FS_STANDBY:
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
case ZPCI_FS_DISABLED:
|
|
|
|
if (fh & FH_MASK_ENABLE) {
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_INVAL_HANDLE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
goto out;
|
|
|
|
/* BLOCKED bit is set to one coincident with the setting of ERROR bit.
|
|
|
|
* FH Enabled bit is set to one in states of ENABLED, BLOCKED or ERROR. */
|
|
|
|
case ZPCI_FS_ERROR:
|
|
|
|
fib.fc |= 0x20;
|
|
|
|
case ZPCI_FS_BLOCKED:
|
|
|
|
fib.fc |= 0x40;
|
|
|
|
case ZPCI_FS_ENABLED:
|
|
|
|
fib.fc |= 0x80;
|
2016-12-08 06:02:24 +01:00
|
|
|
if (pbdev->iommu->enabled) {
|
2016-04-19 09:03:13 +02:00
|
|
|
fib.fc |= 0x10;
|
|
|
|
}
|
|
|
|
if (!(fh & FH_MASK_ENABLE)) {
|
|
|
|
env->regs[r1] |= 1ULL << 63;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case ZPCI_FS_PERMANENT_ERROR:
|
|
|
|
setcc(cpu, ZPCI_PCI_LS_ERR);
|
|
|
|
s390_set_status_code(env, r1, ZPCI_STPCIFC_ST_PERM_ERROR);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-12-08 06:02:24 +01:00
|
|
|
stq_p(&fib.pba, pbdev->iommu->pba);
|
|
|
|
stq_p(&fib.pal, pbdev->iommu->pal);
|
|
|
|
stq_p(&fib.iota, pbdev->iommu->g_iota);
|
2015-01-09 09:04:39 +01:00
|
|
|
stq_p(&fib.aibv, pbdev->routes.adapter.ind_addr);
|
|
|
|
stq_p(&fib.aisb, pbdev->routes.adapter.summary_addr);
|
|
|
|
stq_p(&fib.fmb_addr, pbdev->fmb_addr);
|
|
|
|
|
2015-01-21 16:50:29 +01:00
|
|
|
data = ((uint32_t)pbdev->isc << 28) | ((uint32_t)pbdev->noi << 16) |
|
|
|
|
((uint32_t)pbdev->routes.adapter.ind_offset << 8) |
|
|
|
|
((uint32_t)pbdev->sum << 7) | pbdev->routes.adapter.summary_offset;
|
|
|
|
stl_p(&fib.data, data);
|
2015-01-09 09:04:39 +01:00
|
|
|
|
2016-04-19 09:03:13 +02:00
|
|
|
out:
|
2015-03-05 10:36:48 +01:00
|
|
|
if (s390_cpu_virt_mem_write(cpu, fiba, ar, (uint8_t *)&fib, sizeof(fib))) {
|
2017-11-30 17:27:35 +01:00
|
|
|
s390_cpu_virt_mem_handle_exc(cpu, ra);
|
2015-02-12 18:09:41 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-01-09 09:04:39 +01:00
|
|
|
setcc(cpu, cc);
|
|
|
|
return 0;
|
|
|
|
}
|