2003-08-10 23:35:13 +02:00
|
|
|
/*
|
|
|
|
* common defines for all CPUs
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
#ifndef CPU_DEFS_H
|
|
|
|
#define CPU_DEFS_H
|
|
|
|
|
|
|
|
#include "config.h"
|
|
|
|
#include <setjmp.h>
|
2004-02-16 23:17:43 +01:00
|
|
|
#include <inttypes.h>
|
|
|
|
#include "osdep.h"
|
2003-08-10 23:35:13 +02:00
|
|
|
|
2004-01-24 16:26:06 +01:00
|
|
|
#ifndef TARGET_LONG_BITS
|
|
|
|
#error TARGET_LONG_BITS must be defined before including this header
|
|
|
|
#endif
|
|
|
|
|
2004-04-25 23:25:15 +02:00
|
|
|
#ifndef TARGET_PHYS_ADDR_BITS
|
2004-04-26 21:44:02 +02:00
|
|
|
#if TARGET_LONG_BITS >= HOST_LONG_BITS
|
2004-04-25 23:25:15 +02:00
|
|
|
#define TARGET_PHYS_ADDR_BITS TARGET_LONG_BITS
|
2004-04-26 21:44:02 +02:00
|
|
|
#else
|
|
|
|
#define TARGET_PHYS_ADDR_BITS HOST_LONG_BITS
|
|
|
|
#endif
|
2004-04-25 23:25:15 +02:00
|
|
|
#endif
|
|
|
|
|
2004-01-24 16:26:06 +01:00
|
|
|
#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
|
|
|
|
|
2004-04-25 23:25:15 +02:00
|
|
|
/* target_ulong is the type of a virtual address */
|
2004-01-24 16:26:06 +01:00
|
|
|
#if TARGET_LONG_SIZE == 4
|
|
|
|
typedef int32_t target_long;
|
|
|
|
typedef uint32_t target_ulong;
|
2005-01-04 00:35:10 +01:00
|
|
|
#define TARGET_FMT_lx "%08x"
|
2007-04-04 09:58:14 +02:00
|
|
|
#define TARGET_FMT_ld "%d"
|
2004-01-24 16:26:06 +01:00
|
|
|
#elif TARGET_LONG_SIZE == 8
|
|
|
|
typedef int64_t target_long;
|
|
|
|
typedef uint64_t target_ulong;
|
2006-06-25 20:15:32 +02:00
|
|
|
#define TARGET_FMT_lx "%016" PRIx64
|
2007-04-04 09:58:14 +02:00
|
|
|
#define TARGET_FMT_ld "%" PRId64
|
2004-01-24 16:26:06 +01:00
|
|
|
#else
|
|
|
|
#error TARGET_LONG_SIZE undefined
|
|
|
|
#endif
|
|
|
|
|
2004-04-25 23:25:15 +02:00
|
|
|
/* target_phys_addr_t is the type of a physical address (its size can
|
2004-04-26 21:44:02 +02:00
|
|
|
be different from 'target_ulong'). We have sizeof(target_phys_addr)
|
|
|
|
= max(sizeof(unsigned long),
|
|
|
|
sizeof(size_of_target_physical_address)) because we must pass a
|
|
|
|
host pointer to memory operations in some cases */
|
|
|
|
|
2004-04-25 23:25:15 +02:00
|
|
|
#if TARGET_PHYS_ADDR_BITS == 32
|
|
|
|
typedef uint32_t target_phys_addr_t;
|
2007-04-14 14:15:36 +02:00
|
|
|
#define TARGET_FMT_plx "%08x"
|
2004-04-25 23:25:15 +02:00
|
|
|
#elif TARGET_PHYS_ADDR_BITS == 64
|
|
|
|
typedef uint64_t target_phys_addr_t;
|
2007-04-14 14:15:36 +02:00
|
|
|
#define TARGET_FMT_plx "%016" PRIx64
|
2004-04-25 23:25:15 +02:00
|
|
|
#else
|
|
|
|
#error TARGET_PHYS_ADDR_BITS undefined
|
|
|
|
#endif
|
|
|
|
|
2005-08-21 11:24:05 +02:00
|
|
|
/* address in the RAM (different from a physical address) */
|
|
|
|
typedef unsigned long ram_addr_t;
|
|
|
|
|
2004-03-21 18:06:25 +01:00
|
|
|
#define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
|
|
|
|
|
2005-07-03 00:09:27 +02:00
|
|
|
#define EXCP_INTERRUPT 0x10000 /* async interruption */
|
|
|
|
#define EXCP_HLT 0x10001 /* hlt instruction reached */
|
|
|
|
#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
|
2005-11-23 22:02:53 +01:00
|
|
|
#define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
|
2003-08-10 23:35:13 +02:00
|
|
|
#define MAX_BREAKPOINTS 32
|
2007-03-17 00:58:11 +01:00
|
|
|
#define MAX_WATCHPOINTS 32
|
2003-08-10 23:35:13 +02:00
|
|
|
|
2005-11-20 11:32:34 +01:00
|
|
|
#define TB_JMP_CACHE_BITS 12
|
|
|
|
#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
|
|
|
|
|
2006-11-12 21:40:55 +01:00
|
|
|
/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
|
|
|
|
addresses on the same page. The top bits are the same. This allows
|
|
|
|
TLB invalidation to quickly clear a subset of the hash table. */
|
|
|
|
#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
|
|
|
|
#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
|
|
|
|
#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
|
|
|
|
#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
|
|
|
|
|
2005-11-28 22:19:04 +01:00
|
|
|
#define CPU_TLB_BITS 8
|
|
|
|
#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
|
2003-08-10 23:35:13 +02:00
|
|
|
|
|
|
|
typedef struct CPUTLBEntry {
|
2003-10-27 22:12:17 +01:00
|
|
|
/* bit 31 to TARGET_PAGE_BITS : virtual address
|
|
|
|
bit TARGET_PAGE_BITS-1..IO_MEM_SHIFT : if non zero, memory io
|
|
|
|
zone number
|
|
|
|
bit 3 : indicates that the entry is invalid
|
|
|
|
bit 2..0 : zero
|
|
|
|
*/
|
2005-11-28 22:19:04 +01:00
|
|
|
target_ulong addr_read;
|
|
|
|
target_ulong addr_write;
|
|
|
|
target_ulong addr_code;
|
2003-10-27 22:12:17 +01:00
|
|
|
/* addend to virtual address to get physical address */
|
2004-04-26 21:44:02 +02:00
|
|
|
target_phys_addr_t addend;
|
2003-08-10 23:35:13 +02:00
|
|
|
} CPUTLBEntry;
|
|
|
|
|
2007-04-05 08:43:27 +02:00
|
|
|
/* Alpha has 4 different running levels */
|
|
|
|
#if defined(TARGET_ALPHA)
|
|
|
|
#define NB_MMU_MODES 4
|
|
|
|
#elif defined(TARGET_PPC64H) /* PowerPC 64 with hypervisor mode support */
|
|
|
|
#define NB_MMU_MODES 3
|
|
|
|
#else
|
|
|
|
#define NB_MMU_MODES 2
|
|
|
|
#endif
|
|
|
|
|
2005-11-20 11:32:34 +01:00
|
|
|
#define CPU_COMMON \
|
|
|
|
struct TranslationBlock *current_tb; /* currently executing TB */ \
|
|
|
|
/* soft mmu support */ \
|
|
|
|
/* in order to avoid passing too many arguments to the memory \
|
|
|
|
write helpers, we store some rarely used information in the CPU \
|
|
|
|
context) */ \
|
|
|
|
unsigned long mem_write_pc; /* host pc at which the memory was \
|
|
|
|
written */ \
|
|
|
|
target_ulong mem_write_vaddr; /* target virtual addr at which the \
|
|
|
|
memory was written */ \
|
|
|
|
/* 0 = kernel, 1 = user */ \
|
2007-04-05 08:43:27 +02:00
|
|
|
CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
|
2005-11-20 11:32:34 +01:00
|
|
|
struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
|
|
|
|
\
|
|
|
|
/* from this point: preserved by CPU reset */ \
|
|
|
|
/* ice debug support */ \
|
|
|
|
target_ulong breakpoints[MAX_BREAKPOINTS]; \
|
|
|
|
int nb_breakpoints; \
|
|
|
|
int singlestep_enabled; \
|
|
|
|
\
|
2007-03-17 00:58:11 +01:00
|
|
|
struct { \
|
|
|
|
target_ulong vaddr; \
|
|
|
|
int is_ram; \
|
|
|
|
} watchpoint[MAX_WATCHPOINTS]; \
|
|
|
|
int nb_watchpoints; \
|
|
|
|
int watchpoint_hit; \
|
|
|
|
\
|
2005-11-22 00:25:50 +01:00
|
|
|
void *next_cpu; /* next CPU sharing TB cache */ \
|
|
|
|
int cpu_index; /* CPU index (informative) */ \
|
2005-11-20 11:32:34 +01:00
|
|
|
/* user data */ \
|
|
|
|
void *opaque;
|
|
|
|
|
2003-08-10 23:35:13 +02:00
|
|
|
#endif
|