2016-06-29 13:47:03 +02:00
|
|
|
#ifndef QEMU_MIPS_DEFS_H
|
|
|
|
#define QEMU_MIPS_DEFS_H
|
2005-07-02 16:58:51 +02:00
|
|
|
|
|
|
|
/* If we want to use host float regs... */
|
|
|
|
//#define USE_HOST_FLOAT_REGS
|
|
|
|
|
2007-12-25 21:46:56 +01:00
|
|
|
/* Real pages are variable size... */
|
2006-12-06 18:42:40 +01:00
|
|
|
#define MIPS_TLB_MAX 128
|
2005-07-02 16:58:51 +02:00
|
|
|
|
2018-10-16 12:09:54 +02:00
|
|
|
/*
|
|
|
|
* bit definitions for insn_flags (ISAs/ASEs flags)
|
|
|
|
* ------------------------------------------------
|
|
|
|
*/
|
|
|
|
/*
|
|
|
|
* bits 0-31: MIPS base instruction sets
|
|
|
|
*/
|
|
|
|
#define ISA_MIPS1 0x0000000000000001ULL
|
|
|
|
#define ISA_MIPS2 0x0000000000000002ULL
|
|
|
|
#define ISA_MIPS3 0x0000000000000004ULL
|
|
|
|
#define ISA_MIPS4 0x0000000000000008ULL
|
|
|
|
#define ISA_MIPS5 0x0000000000000010ULL
|
|
|
|
#define ISA_MIPS32 0x0000000000000020ULL
|
|
|
|
#define ISA_MIPS32R2 0x0000000000000040ULL
|
|
|
|
#define ISA_MIPS64 0x0000000000000080ULL
|
|
|
|
#define ISA_MIPS64R2 0x0000000000000100ULL
|
|
|
|
#define ISA_MIPS32R3 0x0000000000000200ULL
|
|
|
|
#define ISA_MIPS64R3 0x0000000000000400ULL
|
|
|
|
#define ISA_MIPS32R5 0x0000000000000800ULL
|
|
|
|
#define ISA_MIPS64R5 0x0000000000001000ULL
|
|
|
|
#define ISA_MIPS32R6 0x0000000000002000ULL
|
|
|
|
#define ISA_MIPS64R6 0x0000000000004000ULL
|
|
|
|
#define ISA_NANOMIPS32 0x0000000000008000ULL
|
|
|
|
/*
|
|
|
|
* bits 32-47: MIPS ASEs
|
|
|
|
*/
|
|
|
|
#define ASE_MIPS16 0x0000000100000000ULL
|
|
|
|
#define ASE_MIPS3D 0x0000000200000000ULL
|
|
|
|
#define ASE_MDMX 0x0000000400000000ULL
|
|
|
|
#define ASE_DSP 0x0000000800000000ULL
|
2018-10-08 17:20:24 +02:00
|
|
|
#define ASE_DSP_R2 0x0000001000000000ULL
|
|
|
|
#define ASE_DSP_R3 0x0000002000000000ULL
|
2018-10-16 12:09:54 +02:00
|
|
|
#define ASE_MT 0x0000004000000000ULL
|
|
|
|
#define ASE_SMARTMIPS 0x0000008000000000ULL
|
|
|
|
#define ASE_MICROMIPS 0x0000010000000000ULL
|
|
|
|
#define ASE_MSA 0x0000020000000000ULL
|
|
|
|
/*
|
|
|
|
* bits 48-55: vendor-specific base instruction sets
|
|
|
|
*/
|
|
|
|
#define INSN_LOONGSON2E 0x0001000000000000ULL
|
|
|
|
#define INSN_LOONGSON2F 0x0002000000000000ULL
|
|
|
|
#define INSN_VR54XX 0x0004000000000000ULL
|
target/mips: Define R5900 ISA, MMI ASE, and R5900 CPU preprocessor constants
The R5900 implements the 64-bit MIPS III instruction set except
DMULT, DMULTU, DDIV, DDIVU, LL, SC, LLD and SCD. The MIPS IV
instructions MOVN, MOVZ and PREF are implemented. It has the
R5900-specific three-operand instructions MADD, MADDU, MULT and
MULTU as well as pipeline 1 versions MULT1, MULTU1, DIV1, DIVU1,
MADD1, MADDU1, MFHI1, MFLO1, MTHI1 and MTLO1. A set of 93 128-bit
multimedia instructions specific to the R5900 is also implemented.
The Toshiba TX System RISC TX79 Core Architecture manual:
https://wiki.qemu.org/File:C790.pdf
describes the C790 processor that is a follow-up to the R5900. There
are a few notable differences in that the R5900 FPU
- is not IEEE 754-1985 compliant,
- does not implement double format, and
- its machine code is nonstandard.
Reviewed-by: Aleksandar Markovic <amarkovic@wavecomp.com>
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Signed-off-by: Fredrik Noring <noring@nocrew.org>
Signed-off-by: Aleksandar Markovic <amarkovic@wavecomp.com>
2018-10-21 17:31:26 +02:00
|
|
|
#define INSN_R5900 0x0008000000000000ULL
|
2018-10-16 12:09:54 +02:00
|
|
|
/*
|
|
|
|
* bits 56-63: vendor-specific ASEs
|
|
|
|
*/
|
target/mips: Define R5900 ISA, MMI ASE, and R5900 CPU preprocessor constants
The R5900 implements the 64-bit MIPS III instruction set except
DMULT, DMULTU, DDIV, DDIVU, LL, SC, LLD and SCD. The MIPS IV
instructions MOVN, MOVZ and PREF are implemented. It has the
R5900-specific three-operand instructions MADD, MADDU, MULT and
MULTU as well as pipeline 1 versions MULT1, MULTU1, DIV1, DIVU1,
MADD1, MADDU1, MFHI1, MFLO1, MTHI1 and MTLO1. A set of 93 128-bit
multimedia instructions specific to the R5900 is also implemented.
The Toshiba TX System RISC TX79 Core Architecture manual:
https://wiki.qemu.org/File:C790.pdf
describes the C790 processor that is a follow-up to the R5900. There
are a few notable differences in that the R5900 FPU
- is not IEEE 754-1985 compliant,
- does not implement double format, and
- its machine code is nonstandard.
Reviewed-by: Aleksandar Markovic <amarkovic@wavecomp.com>
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Signed-off-by: Fredrik Noring <noring@nocrew.org>
Signed-off-by: Aleksandar Markovic <amarkovic@wavecomp.com>
2018-10-21 17:31:26 +02:00
|
|
|
#define ASE_MMI 0x0100000000000000ULL
|
2018-10-18 14:36:57 +02:00
|
|
|
#define ASE_MXU 0x0200000000000000ULL
|
2007-09-24 14:48:00 +02:00
|
|
|
|
2007-12-25 21:46:56 +01:00
|
|
|
/* MIPS CPU defines. */
|
2007-09-24 14:48:00 +02:00
|
|
|
#define CPU_MIPS1 (ISA_MIPS1)
|
|
|
|
#define CPU_MIPS2 (CPU_MIPS1 | ISA_MIPS2)
|
|
|
|
#define CPU_MIPS3 (CPU_MIPS2 | ISA_MIPS3)
|
|
|
|
#define CPU_MIPS4 (CPU_MIPS3 | ISA_MIPS4)
|
2007-12-25 21:46:56 +01:00
|
|
|
#define CPU_VR54XX (CPU_MIPS4 | INSN_VR54XX)
|
target/mips: Define R5900 ISA, MMI ASE, and R5900 CPU preprocessor constants
The R5900 implements the 64-bit MIPS III instruction set except
DMULT, DMULTU, DDIV, DDIVU, LL, SC, LLD and SCD. The MIPS IV
instructions MOVN, MOVZ and PREF are implemented. It has the
R5900-specific three-operand instructions MADD, MADDU, MULT and
MULTU as well as pipeline 1 versions MULT1, MULTU1, DIV1, DIVU1,
MADD1, MADDU1, MFHI1, MFLO1, MTHI1 and MTLO1. A set of 93 128-bit
multimedia instructions specific to the R5900 is also implemented.
The Toshiba TX System RISC TX79 Core Architecture manual:
https://wiki.qemu.org/File:C790.pdf
describes the C790 processor that is a follow-up to the R5900. There
are a few notable differences in that the R5900 FPU
- is not IEEE 754-1985 compliant,
- does not implement double format, and
- its machine code is nonstandard.
Reviewed-by: Aleksandar Markovic <amarkovic@wavecomp.com>
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Signed-off-by: Fredrik Noring <noring@nocrew.org>
Signed-off-by: Aleksandar Markovic <amarkovic@wavecomp.com>
2018-10-21 17:31:26 +02:00
|
|
|
#define CPU_R5900 (CPU_MIPS3 | INSN_R5900)
|
2010-06-29 04:50:27 +02:00
|
|
|
#define CPU_LOONGSON2E (CPU_MIPS3 | INSN_LOONGSON2E)
|
|
|
|
#define CPU_LOONGSON2F (CPU_MIPS3 | INSN_LOONGSON2F)
|
2007-12-25 21:46:56 +01:00
|
|
|
|
2007-09-24 14:48:00 +02:00
|
|
|
#define CPU_MIPS5 (CPU_MIPS4 | ISA_MIPS5)
|
|
|
|
|
2007-12-25 21:46:56 +01:00
|
|
|
/* MIPS Technologies "Release 1" */
|
2007-09-24 14:48:00 +02:00
|
|
|
#define CPU_MIPS32 (CPU_MIPS2 | ISA_MIPS32)
|
|
|
|
#define CPU_MIPS64 (CPU_MIPS5 | CPU_MIPS32 | ISA_MIPS64)
|
|
|
|
|
2007-12-25 21:46:56 +01:00
|
|
|
/* MIPS Technologies "Release 2" */
|
2007-09-24 14:48:00 +02:00
|
|
|
#define CPU_MIPS32R2 (CPU_MIPS32 | ISA_MIPS32R2)
|
|
|
|
#define CPU_MIPS64R2 (CPU_MIPS64 | CPU_MIPS32R2 | ISA_MIPS64R2)
|
|
|
|
|
2014-01-15 17:01:46 +01:00
|
|
|
/* MIPS Technologies "Release 3" */
|
|
|
|
#define CPU_MIPS32R3 (CPU_MIPS32R2 | ISA_MIPS32R3)
|
2014-06-27 09:49:00 +02:00
|
|
|
#define CPU_MIPS64R3 (CPU_MIPS64R2 | CPU_MIPS32R3 | ISA_MIPS64R3)
|
2014-01-15 17:01:46 +01:00
|
|
|
|
|
|
|
/* MIPS Technologies "Release 5" */
|
|
|
|
#define CPU_MIPS32R5 (CPU_MIPS32R3 | ISA_MIPS32R5)
|
2014-06-27 09:49:00 +02:00
|
|
|
#define CPU_MIPS64R5 (CPU_MIPS64R3 | CPU_MIPS32R5 | ISA_MIPS64R5)
|
|
|
|
|
|
|
|
/* MIPS Technologies "Release 6" */
|
|
|
|
#define CPU_MIPS32R6 (CPU_MIPS32R5 | ISA_MIPS32R6)
|
|
|
|
#define CPU_MIPS64R6 (CPU_MIPS64R5 | CPU_MIPS32R6 | ISA_MIPS64R6)
|
2014-01-15 17:01:46 +01:00
|
|
|
|
2018-08-02 16:16:01 +02:00
|
|
|
/* Wave Computing: "nanoMIPS" */
|
|
|
|
#define CPU_NANOMIPS32 (CPU_MIPS32R6 | ISA_NANOMIPS32)
|
|
|
|
|
2007-04-19 18:35:09 +02:00
|
|
|
/* Strictly follow the architecture standard:
|
|
|
|
- Disallow "special" instruction handling for PMON/SPIM.
|
|
|
|
Note that we still maintain Count/Compare to match the host clock. */
|
2007-04-11 04:24:14 +02:00
|
|
|
//#define MIPS_STRICT_STANDARD 1
|
|
|
|
|
2016-06-29 13:47:03 +02:00
|
|
|
#endif /* QEMU_MIPS_DEFS_H */
|