2012-12-12 22:11:16 +01:00
|
|
|
#ifndef QEMU_PCI_BUS_H
|
|
|
|
#define QEMU_PCI_BUS_H
|
2010-07-12 12:36:40 +02:00
|
|
|
|
|
|
|
/*
|
2012-12-12 14:04:09 +01:00
|
|
|
* PCI Bus and Bridge datastructures.
|
2010-07-13 06:01:42 +02:00
|
|
|
*
|
2012-12-12 14:04:09 +01:00
|
|
|
* Do not access the following members directly;
|
|
|
|
* use accessor functions in pci.h, pci_bridge.h
|
2010-07-12 12:36:40 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
struct PCIBus {
|
|
|
|
BusState qbus;
|
2012-10-30 12:47:48 +01:00
|
|
|
PCIIOMMUFunc iommu_fn;
|
|
|
|
void *iommu_opaque;
|
2011-01-27 07:56:39 +01:00
|
|
|
uint8_t devfn_min;
|
2010-07-12 12:36:40 +02:00
|
|
|
pci_set_irq_fn set_irq;
|
|
|
|
pci_map_irq_fn map_irq;
|
2012-07-19 16:11:47 +02:00
|
|
|
pci_route_irq_fn route_intx_to_irq;
|
2010-07-12 12:36:40 +02:00
|
|
|
void *irq_opaque;
|
2011-01-27 07:56:35 +01:00
|
|
|
PCIDevice *devices[PCI_SLOT_MAX * PCI_FUNC_MAX];
|
2010-07-12 12:36:40 +02:00
|
|
|
PCIDevice *parent_dev;
|
2011-08-08 15:09:05 +02:00
|
|
|
MemoryRegion *address_space_mem;
|
|
|
|
MemoryRegion *address_space_io;
|
2010-07-12 12:36:40 +02:00
|
|
|
|
|
|
|
QLIST_HEAD(, PCIBus) child; /* this will be replaced by qdev later */
|
|
|
|
QLIST_ENTRY(PCIBus) sibling;/* this will be replaced by qdev later */
|
|
|
|
|
|
|
|
/* The bus IRQ state is the logical OR of the connected devices.
|
|
|
|
Keep a count of the number of devices with raised IRQs. */
|
|
|
|
int nirq;
|
|
|
|
int *irq_count;
|
|
|
|
};
|
|
|
|
|
2012-10-25 12:37:57 +02:00
|
|
|
typedef struct PCIBridgeWindows PCIBridgeWindows;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Aliases for each of the address space windows that the bridge
|
|
|
|
* can forward. Mapped into the bridge's parent's address space,
|
|
|
|
* as subregions.
|
|
|
|
*/
|
|
|
|
struct PCIBridgeWindows {
|
|
|
|
MemoryRegion alias_pref_mem;
|
|
|
|
MemoryRegion alias_mem;
|
|
|
|
MemoryRegion alias_io;
|
2013-03-03 18:21:32 +01:00
|
|
|
/*
|
|
|
|
* When bridge control VGA forwarding is enabled, bridges will
|
|
|
|
* provide positive decode on the PCI VGA defined I/O port and
|
|
|
|
* MMIO ranges. When enabled forwarding is only qualified on the
|
|
|
|
* I/O and memory enable bits in the bridge command register.
|
|
|
|
*/
|
|
|
|
MemoryRegion alias_vga[QEMU_PCI_VGA_NUM_REGIONS];
|
2012-10-25 12:37:57 +02:00
|
|
|
};
|
|
|
|
|
2013-07-11 17:13:43 +02:00
|
|
|
#define TYPE_PCI_BRIDGE "base-pci-bridge"
|
|
|
|
#define PCI_BRIDGE(obj) OBJECT_CHECK(PCIBridge, (obj), TYPE_PCI_BRIDGE)
|
|
|
|
|
2010-07-13 06:01:42 +02:00
|
|
|
struct PCIBridge {
|
2013-07-11 17:13:43 +02:00
|
|
|
/*< private >*/
|
|
|
|
PCIDevice parent_obj;
|
|
|
|
/*< public >*/
|
2010-07-13 06:01:42 +02:00
|
|
|
|
|
|
|
/* private member */
|
2010-07-13 06:01:40 +02:00
|
|
|
PCIBus sec_bus;
|
2011-09-06 19:58:22 +02:00
|
|
|
/*
|
|
|
|
* Memory regions for the bridge's address spaces. These regions are not
|
|
|
|
* directly added to system_memory/system_io or its descendants.
|
|
|
|
* Bridge's secondary bus points to these, so that devices
|
|
|
|
* under the bridge see these regions as its address spaces.
|
|
|
|
* The regions are as large as the entire address space -
|
|
|
|
* they don't take into account any windows.
|
|
|
|
*/
|
|
|
|
MemoryRegion address_space_mem;
|
|
|
|
MemoryRegion address_space_io;
|
2012-10-25 12:37:57 +02:00
|
|
|
|
|
|
|
PCIBridgeWindows *windows;
|
|
|
|
|
2010-07-13 06:01:42 +02:00
|
|
|
pci_map_irq_fn map_irq;
|
|
|
|
const char *bus_name;
|
|
|
|
};
|
2010-07-12 12:36:40 +02:00
|
|
|
|
2012-12-12 22:11:16 +01:00
|
|
|
#endif /* QEMU_PCI_BUS_H */
|