2012-12-12 22:11:16 +01:00
|
|
|
#ifndef QEMU_PCI_BUS_H
|
|
|
|
#define QEMU_PCI_BUS_H
|
2010-07-12 12:36:40 +02:00
|
|
|
|
2018-10-10 23:53:55 +02:00
|
|
|
#include "hw/pci/pci.h"
|
|
|
|
|
2010-07-12 12:36:40 +02:00
|
|
|
/*
|
2017-11-29 09:46:23 +01:00
|
|
|
* PCI Bus datastructures.
|
2010-07-13 06:01:42 +02:00
|
|
|
*
|
2012-12-12 14:04:09 +01:00
|
|
|
* Do not access the following members directly;
|
2017-11-29 09:46:23 +01:00
|
|
|
* use accessor functions in pci.h
|
2010-07-12 12:36:40 +02:00
|
|
|
*/
|
|
|
|
|
2020-08-25 21:20:13 +02:00
|
|
|
struct PCIBusClass {
|
2015-06-02 13:22:57 +02:00
|
|
|
/*< private >*/
|
|
|
|
BusClass parent_class;
|
|
|
|
/*< public >*/
|
|
|
|
|
2015-06-02 13:22:58 +02:00
|
|
|
int (*bus_num)(PCIBus *bus);
|
2015-06-02 13:23:09 +02:00
|
|
|
uint16_t (*numa_node)(PCIBus *bus);
|
2020-08-25 21:20:13 +02:00
|
|
|
};
|
2015-06-02 13:22:57 +02:00
|
|
|
|
2019-04-24 06:19:58 +02:00
|
|
|
enum PCIBusFlags {
|
|
|
|
/* This bus is the root of a PCI domain */
|
|
|
|
PCI_BUS_IS_ROOT = 0x0001,
|
2019-05-13 08:19:37 +02:00
|
|
|
/* PCIe extended configuration space is accessible on this bus */
|
|
|
|
PCI_BUS_EXTENDED_CONFIG_SPACE = 0x0002,
|
2022-04-29 16:40:37 +02:00
|
|
|
/* This is a CXL Type BUS */
|
|
|
|
PCI_BUS_CXL = 0x0004,
|
2019-04-24 06:19:58 +02:00
|
|
|
};
|
|
|
|
|
2010-07-12 12:36:40 +02:00
|
|
|
struct PCIBus {
|
|
|
|
BusState qbus;
|
2019-04-24 06:19:58 +02:00
|
|
|
enum PCIBusFlags flags;
|
2012-10-30 12:47:48 +01:00
|
|
|
PCIIOMMUFunc iommu_fn;
|
|
|
|
void *iommu_opaque;
|
2011-01-27 07:56:39 +01:00
|
|
|
uint8_t devfn_min;
|
2017-07-16 22:27:34 +02:00
|
|
|
uint32_t slot_reserved_mask;
|
2010-07-12 12:36:40 +02:00
|
|
|
pci_set_irq_fn set_irq;
|
|
|
|
pci_map_irq_fn map_irq;
|
2012-07-19 16:11:47 +02:00
|
|
|
pci_route_irq_fn route_intx_to_irq;
|
2010-07-12 12:36:40 +02:00
|
|
|
void *irq_opaque;
|
2011-01-27 07:56:35 +01:00
|
|
|
PCIDevice *devices[PCI_SLOT_MAX * PCI_FUNC_MAX];
|
2010-07-12 12:36:40 +02:00
|
|
|
PCIDevice *parent_dev;
|
2011-08-08 15:09:05 +02:00
|
|
|
MemoryRegion *address_space_mem;
|
|
|
|
MemoryRegion *address_space_io;
|
2010-07-12 12:36:40 +02:00
|
|
|
|
|
|
|
QLIST_HEAD(, PCIBus) child; /* this will be replaced by qdev later */
|
|
|
|
QLIST_ENTRY(PCIBus) sibling;/* this will be replaced by qdev later */
|
|
|
|
|
|
|
|
/* The bus IRQ state is the logical OR of the connected devices.
|
|
|
|
Keep a count of the number of devices with raised IRQs. */
|
|
|
|
int nirq;
|
|
|
|
int *irq_count;
|
2016-06-27 17:38:32 +02:00
|
|
|
|
|
|
|
Notifier machine_done;
|
2010-07-12 12:36:40 +02:00
|
|
|
};
|
|
|
|
|
2022-04-29 16:40:37 +02:00
|
|
|
static inline bool pci_bus_is_cxl(PCIBus *bus)
|
|
|
|
{
|
|
|
|
return !!(bus->flags & PCI_BUS_CXL);
|
|
|
|
}
|
|
|
|
|
2019-04-24 06:19:58 +02:00
|
|
|
static inline bool pci_bus_is_root(PCIBus *bus)
|
|
|
|
{
|
|
|
|
return !!(bus->flags & PCI_BUS_IS_ROOT);
|
|
|
|
}
|
|
|
|
|
2019-05-13 08:19:37 +02:00
|
|
|
static inline bool pci_bus_allows_extended_config_space(PCIBus *bus)
|
|
|
|
{
|
|
|
|
return !!(bus->flags & PCI_BUS_EXTENDED_CONFIG_SPACE);
|
|
|
|
}
|
|
|
|
|
2012-12-12 22:11:16 +01:00
|
|
|
#endif /* QEMU_PCI_BUS_H */
|