2013-07-07 12:42:52 +02:00
|
|
|
/*
|
|
|
|
* SuperH gdb server stub
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
|
|
|
* Copyright (c) 2013 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
2013-06-29 04:18:45 +02:00
|
|
|
#include "config.h"
|
|
|
|
#include "qemu-common.h"
|
|
|
|
#include "exec/gdbstub.h"
|
2013-07-07 12:42:52 +02:00
|
|
|
|
|
|
|
/* Hint: Use "set architecture sh4" in GDB to see fpu registers */
|
|
|
|
/* FIXME: We should use XML for this. */
|
|
|
|
|
2013-06-29 04:18:45 +02:00
|
|
|
int superh_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n)
|
2013-07-07 12:42:52 +02:00
|
|
|
{
|
2013-06-29 04:18:45 +02:00
|
|
|
SuperHCPU *cpu = SUPERH_CPU(cs);
|
|
|
|
CPUSH4State *env = &cpu->env;
|
|
|
|
|
2013-07-07 12:42:52 +02:00
|
|
|
switch (n) {
|
|
|
|
case 0 ... 7:
|
2015-05-25 01:28:56 +02:00
|
|
|
if ((env->sr & (1u << SR_MD)) && (env->sr & (1u << SR_RB))) {
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->gregs[n + 16]);
|
2013-07-07 12:42:52 +02:00
|
|
|
} else {
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->gregs[n]);
|
2013-07-07 12:42:52 +02:00
|
|
|
}
|
|
|
|
case 8 ... 15:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->gregs[n]);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 16:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->pc);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 17:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->pr);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 18:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->gbr);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 19:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->vbr);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 20:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->mach);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 21:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->macl);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 22:
|
2015-05-25 01:28:56 +02:00
|
|
|
return gdb_get_regl(mem_buf, cpu_read_sr(env));
|
2013-07-07 12:42:52 +02:00
|
|
|
case 23:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->fpul);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 24:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->fpscr);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 25 ... 40:
|
|
|
|
if (env->fpscr & FPSCR_FR) {
|
|
|
|
stfl_p(mem_buf, env->fregs[n - 9]);
|
|
|
|
} else {
|
|
|
|
stfl_p(mem_buf, env->fregs[n - 25]);
|
|
|
|
}
|
|
|
|
return 4;
|
|
|
|
case 41:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->ssr);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 42:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->spc);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 43 ... 50:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->gregs[n - 43]);
|
2013-07-07 12:42:52 +02:00
|
|
|
case 51 ... 58:
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_regl(mem_buf, env->gregs[n - (51 - 16)]);
|
2013-07-07 12:42:52 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-06-29 04:18:45 +02:00
|
|
|
int superh_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
|
2013-07-07 12:42:52 +02:00
|
|
|
{
|
2013-06-29 04:18:45 +02:00
|
|
|
SuperHCPU *cpu = SUPERH_CPU(cs);
|
|
|
|
CPUSH4State *env = &cpu->env;
|
|
|
|
|
2013-07-07 12:42:52 +02:00
|
|
|
switch (n) {
|
|
|
|
case 0 ... 7:
|
2015-05-25 01:28:56 +02:00
|
|
|
if ((env->sr & (1u << SR_MD)) && (env->sr & (1u << SR_RB))) {
|
2013-07-07 12:42:52 +02:00
|
|
|
env->gregs[n + 16] = ldl_p(mem_buf);
|
|
|
|
} else {
|
|
|
|
env->gregs[n] = ldl_p(mem_buf);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 8 ... 15:
|
|
|
|
env->gregs[n] = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 16:
|
|
|
|
env->pc = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 17:
|
|
|
|
env->pr = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 18:
|
|
|
|
env->gbr = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 19:
|
|
|
|
env->vbr = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 20:
|
|
|
|
env->mach = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 21:
|
|
|
|
env->macl = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 22:
|
2015-05-25 01:28:56 +02:00
|
|
|
cpu_write_sr(env, ldl_p(mem_buf));
|
2013-07-07 12:42:52 +02:00
|
|
|
break;
|
|
|
|
case 23:
|
|
|
|
env->fpul = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 24:
|
|
|
|
env->fpscr = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 25 ... 40:
|
|
|
|
if (env->fpscr & FPSCR_FR) {
|
|
|
|
env->fregs[n - 9] = ldfl_p(mem_buf);
|
|
|
|
} else {
|
|
|
|
env->fregs[n - 25] = ldfl_p(mem_buf);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 41:
|
|
|
|
env->ssr = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 42:
|
|
|
|
env->spc = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 43 ... 50:
|
|
|
|
env->gregs[n - 43] = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
case 51 ... 58:
|
|
|
|
env->gregs[n - (51 - 16)] = ldl_p(mem_buf);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 4;
|
|
|
|
}
|