2012-06-27 06:50:44 +02:00
|
|
|
/*
|
|
|
|
* QEMU sPAPR IOMMU (TCE) code
|
|
|
|
*
|
|
|
|
* Copyright (c) 2010 David Gibson, IBM Corporation <dwg@au1.ibm.com>
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
2013-02-04 15:40:22 +01:00
|
|
|
#include "hw/hw.h"
|
2012-12-17 18:20:04 +01:00
|
|
|
#include "sysemu/kvm.h"
|
2013-02-04 15:40:22 +01:00
|
|
|
#include "hw/qdev.h"
|
2012-06-27 06:50:44 +02:00
|
|
|
#include "kvm_ppc.h"
|
2012-12-17 18:20:04 +01:00
|
|
|
#include "sysemu/dma.h"
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/address-spaces.h"
|
2013-08-29 10:05:00 +02:00
|
|
|
#include "trace.h"
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2013-02-05 17:06:20 +01:00
|
|
|
#include "hw/ppc/spapr.h"
|
2015-01-29 06:04:58 +01:00
|
|
|
#include "hw/ppc/spapr_vio.h"
|
2012-06-27 06:50:44 +02:00
|
|
|
|
|
|
|
#include <libfdt.h>
|
|
|
|
|
|
|
|
enum sPAPRTCEAccess {
|
|
|
|
SPAPR_TCE_FAULT = 0,
|
|
|
|
SPAPR_TCE_RO = 1,
|
|
|
|
SPAPR_TCE_WO = 2,
|
|
|
|
SPAPR_TCE_RW = 3,
|
|
|
|
};
|
|
|
|
|
2014-05-27 07:36:36 +02:00
|
|
|
#define IOMMU_PAGE_SIZE(shift) (1ULL << (shift))
|
|
|
|
#define IOMMU_PAGE_MASK(shift) (~(IOMMU_PAGE_SIZE(shift) - 1))
|
|
|
|
|
2014-05-02 22:34:40 +02:00
|
|
|
static QLIST_HEAD(spapr_tce_tables, sPAPRTCETable) spapr_tce_tables;
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2015-05-07 07:33:38 +02:00
|
|
|
sPAPRTCETable *spapr_tce_find_by_liobn(target_ulong liobn)
|
2012-06-27 06:50:44 +02:00
|
|
|
{
|
|
|
|
sPAPRTCETable *tcet;
|
|
|
|
|
2013-04-29 20:33:51 +02:00
|
|
|
if (liobn & 0xFFFFFFFF00000000ULL) {
|
|
|
|
hcall_dprintf("Request for out-of-bounds LIOBN 0x" TARGET_FMT_lx "\n",
|
|
|
|
liobn);
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2012-06-27 06:50:44 +02:00
|
|
|
QLIST_FOREACH(tcet, &spapr_tce_tables, list) {
|
2015-05-07 07:33:38 +02:00
|
|
|
if (tcet->liobn == (uint32_t)liobn) {
|
2012-06-27 06:50:44 +02:00
|
|
|
return tcet;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2015-07-02 08:23:12 +02:00
|
|
|
static IOMMUAccessFlags spapr_tce_iommu_access_flags(uint64_t tce)
|
|
|
|
{
|
|
|
|
switch (tce & SPAPR_TCE_RW) {
|
|
|
|
case SPAPR_TCE_FAULT:
|
|
|
|
return IOMMU_NONE;
|
|
|
|
case SPAPR_TCE_RO:
|
|
|
|
return IOMMU_RO;
|
|
|
|
case SPAPR_TCE_WO:
|
|
|
|
return IOMMU_WO;
|
|
|
|
default: /* SPAPR_TCE_RW */
|
|
|
|
return IOMMU_RW;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-01-21 12:09:14 +01:00
|
|
|
/* Called from RCU critical section */
|
2014-08-16 07:55:37 +02:00
|
|
|
static IOMMUTLBEntry spapr_tce_translate_iommu(MemoryRegion *iommu, hwaddr addr,
|
|
|
|
bool is_write)
|
2012-06-27 06:50:44 +02:00
|
|
|
{
|
2013-04-11 12:35:33 +02:00
|
|
|
sPAPRTCETable *tcet = container_of(iommu, sPAPRTCETable, iommu);
|
2012-06-27 06:50:44 +02:00
|
|
|
uint64_t tce;
|
2013-08-29 10:05:00 +02:00
|
|
|
IOMMUTLBEntry ret = {
|
|
|
|
.target_as = &address_space_memory,
|
|
|
|
.iova = 0,
|
|
|
|
.translated_addr = 0,
|
|
|
|
.addr_mask = ~(hwaddr)0,
|
|
|
|
.perm = IOMMU_NONE,
|
|
|
|
};
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2015-01-29 06:04:58 +01:00
|
|
|
if ((addr >> tcet->page_shift) < tcet->nb_table) {
|
2013-08-29 10:05:00 +02:00
|
|
|
/* Check if we are in bound */
|
2014-05-27 07:36:36 +02:00
|
|
|
hwaddr page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
|
|
|
|
|
|
|
|
tce = tcet->table[addr >> tcet->page_shift];
|
|
|
|
ret.iova = addr & page_mask;
|
|
|
|
ret.translated_addr = tce & page_mask;
|
|
|
|
ret.addr_mask = ~page_mask;
|
2015-07-02 08:23:12 +02:00
|
|
|
ret.perm = spapr_tce_iommu_access_flags(tce);
|
2012-06-27 06:50:44 +02:00
|
|
|
}
|
2013-08-29 10:05:00 +02:00
|
|
|
trace_spapr_iommu_xlate(tcet->liobn, addr, ret.iova, ret.perm,
|
|
|
|
ret.addr_mask);
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2013-08-29 10:05:00 +02:00
|
|
|
return ret;
|
2013-04-16 15:05:06 +02:00
|
|
|
}
|
|
|
|
|
2015-01-29 06:04:58 +01:00
|
|
|
static int spapr_tce_table_post_load(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
sPAPRTCETable *tcet = SPAPR_TCE_TABLE(opaque);
|
|
|
|
|
|
|
|
if (tcet->vdev) {
|
|
|
|
spapr_vio_set_bypass(tcet->vdev, tcet->bypass);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-07-18 21:32:58 +02:00
|
|
|
static const VMStateDescription vmstate_spapr_tce_table = {
|
|
|
|
.name = "spapr_iommu",
|
2014-05-27 07:36:35 +02:00
|
|
|
.version_id = 2,
|
|
|
|
.minimum_version_id = 2,
|
2015-01-29 06:04:58 +01:00
|
|
|
.post_load = spapr_tce_table_post_load,
|
2014-05-27 07:36:35 +02:00
|
|
|
.fields = (VMStateField []) {
|
2013-07-18 21:32:58 +02:00
|
|
|
/* Sanity check */
|
|
|
|
VMSTATE_UINT32_EQUAL(liobn, sPAPRTCETable),
|
2014-05-27 07:36:35 +02:00
|
|
|
VMSTATE_UINT32_EQUAL(nb_table, sPAPRTCETable),
|
2013-07-18 21:32:58 +02:00
|
|
|
|
|
|
|
/* IOMMU state */
|
|
|
|
VMSTATE_BOOL(bypass, sPAPRTCETable),
|
|
|
|
VMSTATE_VARRAY_UINT32(table, sPAPRTCETable, nb_table, 0, vmstate_info_uint64, uint64_t),
|
|
|
|
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2013-04-11 12:35:33 +02:00
|
|
|
static MemoryRegionIOMMUOps spapr_iommu_ops = {
|
|
|
|
.translate = spapr_tce_translate_iommu,
|
|
|
|
};
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2013-07-18 21:32:58 +02:00
|
|
|
static int spapr_tce_table_realize(DeviceState *dev)
|
2012-06-27 06:50:44 +02:00
|
|
|
{
|
2013-07-18 21:32:58 +02:00
|
|
|
sPAPRTCETable *tcet = SPAPR_TCE_TABLE(dev);
|
2015-05-07 07:33:28 +02:00
|
|
|
uint64_t window_size = (uint64_t)tcet->nb_table << tcet->page_shift;
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2015-05-07 07:33:28 +02:00
|
|
|
if (kvm_enabled() && !(window_size >> 32)) {
|
2013-07-18 21:32:58 +02:00
|
|
|
tcet->table = kvmppc_create_spapr_tce(tcet->liobn,
|
2015-05-07 07:33:28 +02:00
|
|
|
window_size,
|
2014-06-10 07:39:21 +02:00
|
|
|
&tcet->fd,
|
|
|
|
tcet->vfio_accel);
|
2012-06-27 06:50:44 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!tcet->table) {
|
2014-05-27 07:36:35 +02:00
|
|
|
size_t table_size = tcet->nb_table * sizeof(uint64_t);
|
2012-06-27 06:50:44 +02:00
|
|
|
tcet->table = g_malloc0(table_size);
|
|
|
|
}
|
|
|
|
|
2013-08-29 10:05:00 +02:00
|
|
|
trace_spapr_iommu_new_table(tcet->liobn, tcet, tcet->table, tcet->fd);
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2013-07-18 21:32:58 +02:00
|
|
|
memory_region_init_iommu(&tcet->iommu, OBJECT(dev), &spapr_iommu_ops,
|
2015-01-29 06:04:58 +01:00
|
|
|
"iommu-spapr",
|
|
|
|
(uint64_t)tcet->nb_table << tcet->page_shift);
|
2013-04-11 12:35:33 +02:00
|
|
|
|
2012-06-27 06:50:44 +02:00
|
|
|
QLIST_INSERT_HEAD(&spapr_tce_tables, tcet, list);
|
|
|
|
|
2014-05-12 10:46:32 +02:00
|
|
|
vmstate_register(DEVICE(tcet), tcet->liobn, &vmstate_spapr_tce_table,
|
|
|
|
tcet);
|
|
|
|
|
2013-07-18 21:32:58 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-05-27 07:36:35 +02:00
|
|
|
sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn,
|
2014-05-27 07:36:37 +02:00
|
|
|
uint64_t bus_offset,
|
2014-05-27 07:36:36 +02:00
|
|
|
uint32_t page_shift,
|
2014-06-10 07:39:21 +02:00
|
|
|
uint32_t nb_table,
|
|
|
|
bool vfio_accel)
|
2013-07-18 21:32:58 +02:00
|
|
|
{
|
|
|
|
sPAPRTCETable *tcet;
|
2015-05-07 07:33:37 +02:00
|
|
|
char tmp[64];
|
2013-07-18 21:32:58 +02:00
|
|
|
|
|
|
|
if (spapr_tce_find_by_liobn(liobn)) {
|
|
|
|
fprintf(stderr, "Attempted to create TCE table with duplicate"
|
|
|
|
" LIOBN 0x%x\n", liobn);
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2014-05-27 07:36:35 +02:00
|
|
|
if (!nb_table) {
|
2013-07-18 21:32:58 +02:00
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
tcet = SPAPR_TCE_TABLE(object_new(TYPE_SPAPR_TCE_TABLE));
|
|
|
|
tcet->liobn = liobn;
|
2014-05-27 07:36:37 +02:00
|
|
|
tcet->bus_offset = bus_offset;
|
2014-05-27 07:36:36 +02:00
|
|
|
tcet->page_shift = page_shift;
|
2014-05-27 07:36:35 +02:00
|
|
|
tcet->nb_table = nb_table;
|
2014-06-10 07:39:21 +02:00
|
|
|
tcet->vfio_accel = vfio_accel;
|
2013-07-18 21:32:58 +02:00
|
|
|
|
2015-05-07 07:33:37 +02:00
|
|
|
snprintf(tmp, sizeof(tmp), "tce-table-%x", liobn);
|
|
|
|
object_property_add_child(OBJECT(owner), tmp, OBJECT(tcet), NULL);
|
2013-07-18 21:32:58 +02:00
|
|
|
|
2014-05-27 07:36:34 +02:00
|
|
|
object_property_set_bool(OBJECT(tcet), true, "realized", NULL);
|
2013-07-18 21:32:58 +02:00
|
|
|
|
2013-04-10 17:30:48 +02:00
|
|
|
return tcet;
|
2012-06-27 06:50:44 +02:00
|
|
|
}
|
|
|
|
|
2014-12-08 03:48:02 +01:00
|
|
|
static void spapr_tce_table_unrealize(DeviceState *dev, Error **errp)
|
2012-06-27 06:50:44 +02:00
|
|
|
{
|
2014-12-08 03:48:02 +01:00
|
|
|
sPAPRTCETable *tcet = SPAPR_TCE_TABLE(dev);
|
2013-07-18 21:32:58 +02:00
|
|
|
|
2013-04-10 17:30:48 +02:00
|
|
|
QLIST_REMOVE(tcet, list);
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2013-04-10 17:30:48 +02:00
|
|
|
if (!kvm_enabled() ||
|
|
|
|
(kvmppc_remove_spapr_tce(tcet->table, tcet->fd,
|
2014-05-27 07:36:35 +02:00
|
|
|
tcet->nb_table) != 0)) {
|
2013-04-10 17:30:48 +02:00
|
|
|
g_free(tcet->table);
|
2012-06-27 06:50:44 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-04-11 12:35:33 +02:00
|
|
|
MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet)
|
|
|
|
{
|
|
|
|
return &tcet->iommu;
|
|
|
|
}
|
|
|
|
|
2013-07-18 21:32:58 +02:00
|
|
|
static void spapr_tce_reset(DeviceState *dev)
|
2012-09-12 18:57:14 +02:00
|
|
|
{
|
2013-07-18 21:32:58 +02:00
|
|
|
sPAPRTCETable *tcet = SPAPR_TCE_TABLE(dev);
|
2014-05-27 07:36:35 +02:00
|
|
|
size_t table_size = tcet->nb_table * sizeof(uint64_t);
|
2012-09-12 18:57:14 +02:00
|
|
|
|
2012-09-12 18:57:20 +02:00
|
|
|
memset(tcet->table, 0, table_size);
|
2012-09-12 18:57:14 +02:00
|
|
|
}
|
|
|
|
|
2012-06-27 06:50:46 +02:00
|
|
|
static target_ulong put_tce_emu(sPAPRTCETable *tcet, target_ulong ioba,
|
|
|
|
target_ulong tce)
|
|
|
|
{
|
2013-04-11 12:35:33 +02:00
|
|
|
IOMMUTLBEntry entry;
|
2014-05-27 07:36:36 +02:00
|
|
|
hwaddr page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
|
2014-05-27 07:36:37 +02:00
|
|
|
unsigned long index = (ioba - tcet->bus_offset) >> tcet->page_shift;
|
2012-06-27 06:50:46 +02:00
|
|
|
|
2014-05-27 07:36:37 +02:00
|
|
|
if (index >= tcet->nb_table) {
|
2013-04-29 20:33:52 +02:00
|
|
|
hcall_dprintf("spapr_vio_put_tce on out-of-bounds IOBA 0x"
|
2012-06-27 06:50:46 +02:00
|
|
|
TARGET_FMT_lx "\n", ioba);
|
|
|
|
return H_PARAMETER;
|
|
|
|
}
|
|
|
|
|
2014-05-27 07:36:37 +02:00
|
|
|
tcet->table[index] = tce;
|
2012-06-27 06:50:46 +02:00
|
|
|
|
2013-04-11 12:35:33 +02:00
|
|
|
entry.target_as = &address_space_memory,
|
2014-05-27 07:36:36 +02:00
|
|
|
entry.iova = ioba & page_mask;
|
|
|
|
entry.translated_addr = tce & page_mask;
|
|
|
|
entry.addr_mask = ~page_mask;
|
2015-07-02 08:23:12 +02:00
|
|
|
entry.perm = spapr_tce_iommu_access_flags(tce);
|
2013-04-11 12:35:33 +02:00
|
|
|
memory_region_notify_iommu(&tcet->iommu, entry);
|
|
|
|
|
2012-06-27 06:50:46 +02:00
|
|
|
return H_SUCCESS;
|
|
|
|
}
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2014-05-27 07:36:30 +02:00
|
|
|
static target_ulong h_put_tce_indirect(PowerPCCPU *cpu,
|
2015-07-02 08:23:04 +02:00
|
|
|
sPAPRMachineState *spapr,
|
2014-05-27 07:36:30 +02:00
|
|
|
target_ulong opcode, target_ulong *args)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
target_ulong liobn = args[0];
|
|
|
|
target_ulong ioba = args[1];
|
|
|
|
target_ulong ioba1 = ioba;
|
|
|
|
target_ulong tce_list = args[2];
|
|
|
|
target_ulong npages = args[3];
|
2015-05-07 07:33:29 +02:00
|
|
|
target_ulong ret = H_PARAMETER, tce = 0;
|
2014-05-27 07:36:30 +02:00
|
|
|
sPAPRTCETable *tcet = spapr_tce_find_by_liobn(liobn);
|
|
|
|
CPUState *cs = CPU(cpu);
|
2014-05-27 07:36:36 +02:00
|
|
|
hwaddr page_mask, page_size;
|
2014-05-27 07:36:30 +02:00
|
|
|
|
|
|
|
if (!tcet) {
|
|
|
|
return H_PARAMETER;
|
|
|
|
}
|
|
|
|
|
2014-05-27 07:36:36 +02:00
|
|
|
if ((npages > 512) || (tce_list & SPAPR_TCE_PAGE_MASK)) {
|
2014-05-27 07:36:30 +02:00
|
|
|
return H_PARAMETER;
|
|
|
|
}
|
|
|
|
|
2014-05-27 07:36:36 +02:00
|
|
|
page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
|
|
|
|
page_size = IOMMU_PAGE_SIZE(tcet->page_shift);
|
|
|
|
ioba &= page_mask;
|
|
|
|
|
|
|
|
for (i = 0; i < npages; ++i, ioba += page_size) {
|
2015-07-02 08:23:11 +02:00
|
|
|
tce = ldq_be_phys(cs->as, tce_list + i * sizeof(target_ulong));
|
2014-05-27 07:36:30 +02:00
|
|
|
|
|
|
|
ret = put_tce_emu(tcet, ioba, tce);
|
|
|
|
if (ret) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Trace last successful or the first problematic entry */
|
|
|
|
i = i ? (i - 1) : 0;
|
2015-05-07 07:33:33 +02:00
|
|
|
if (SPAPR_IS_PCI_LIOBN(liobn)) {
|
|
|
|
trace_spapr_iommu_pci_indirect(liobn, ioba1, tce_list, i, tce, ret);
|
|
|
|
} else {
|
|
|
|
trace_spapr_iommu_indirect(liobn, ioba1, tce_list, i, tce, ret);
|
|
|
|
}
|
2014-05-27 07:36:30 +02:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-07-02 08:23:04 +02:00
|
|
|
static target_ulong h_stuff_tce(PowerPCCPU *cpu, sPAPRMachineState *spapr,
|
2014-05-27 07:36:30 +02:00
|
|
|
target_ulong opcode, target_ulong *args)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
target_ulong liobn = args[0];
|
|
|
|
target_ulong ioba = args[1];
|
|
|
|
target_ulong tce_value = args[2];
|
|
|
|
target_ulong npages = args[3];
|
|
|
|
target_ulong ret = H_PARAMETER;
|
|
|
|
sPAPRTCETable *tcet = spapr_tce_find_by_liobn(liobn);
|
2014-05-27 07:36:36 +02:00
|
|
|
hwaddr page_mask, page_size;
|
2014-05-27 07:36:30 +02:00
|
|
|
|
|
|
|
if (!tcet) {
|
|
|
|
return H_PARAMETER;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (npages > tcet->nb_table) {
|
|
|
|
return H_PARAMETER;
|
|
|
|
}
|
|
|
|
|
2014-05-27 07:36:36 +02:00
|
|
|
page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
|
|
|
|
page_size = IOMMU_PAGE_SIZE(tcet->page_shift);
|
|
|
|
ioba &= page_mask;
|
2014-05-27 07:36:30 +02:00
|
|
|
|
2014-05-27 07:36:36 +02:00
|
|
|
for (i = 0; i < npages; ++i, ioba += page_size) {
|
2014-05-27 07:36:30 +02:00
|
|
|
ret = put_tce_emu(tcet, ioba, tce_value);
|
|
|
|
if (ret) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2015-05-07 07:33:33 +02:00
|
|
|
if (SPAPR_IS_PCI_LIOBN(liobn)) {
|
|
|
|
trace_spapr_iommu_pci_stuff(liobn, ioba, tce_value, npages, ret);
|
|
|
|
} else {
|
|
|
|
trace_spapr_iommu_stuff(liobn, ioba, tce_value, npages, ret);
|
|
|
|
}
|
2014-05-27 07:36:30 +02:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-07-02 08:23:04 +02:00
|
|
|
static target_ulong h_put_tce(PowerPCCPU *cpu, sPAPRMachineState *spapr,
|
2012-06-27 06:50:44 +02:00
|
|
|
target_ulong opcode, target_ulong *args)
|
|
|
|
{
|
|
|
|
target_ulong liobn = args[0];
|
|
|
|
target_ulong ioba = args[1];
|
|
|
|
target_ulong tce = args[2];
|
2013-08-29 10:05:00 +02:00
|
|
|
target_ulong ret = H_PARAMETER;
|
2012-06-27 06:50:44 +02:00
|
|
|
sPAPRTCETable *tcet = spapr_tce_find_by_liobn(liobn);
|
|
|
|
|
2012-06-27 06:50:46 +02:00
|
|
|
if (tcet) {
|
2014-05-27 07:36:36 +02:00
|
|
|
hwaddr page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
|
|
|
|
|
|
|
|
ioba &= page_mask;
|
|
|
|
|
2013-08-29 10:05:00 +02:00
|
|
|
ret = put_tce_emu(tcet, ioba, tce);
|
2012-06-27 06:50:46 +02:00
|
|
|
}
|
2015-05-07 07:33:33 +02:00
|
|
|
if (SPAPR_IS_PCI_LIOBN(liobn)) {
|
|
|
|
trace_spapr_iommu_pci_put(liobn, ioba, tce, ret);
|
|
|
|
} else {
|
|
|
|
trace_spapr_iommu_put(liobn, ioba, tce, ret);
|
|
|
|
}
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2013-08-29 10:05:00 +02:00
|
|
|
return ret;
|
2012-06-27 06:50:44 +02:00
|
|
|
}
|
|
|
|
|
2014-02-21 10:29:06 +01:00
|
|
|
static target_ulong get_tce_emu(sPAPRTCETable *tcet, target_ulong ioba,
|
|
|
|
target_ulong *tce)
|
|
|
|
{
|
2014-05-27 07:36:37 +02:00
|
|
|
unsigned long index = (ioba - tcet->bus_offset) >> tcet->page_shift;
|
|
|
|
|
|
|
|
if (index >= tcet->nb_table) {
|
2014-02-21 10:29:06 +01:00
|
|
|
hcall_dprintf("spapr_iommu_get_tce on out-of-bounds IOBA 0x"
|
|
|
|
TARGET_FMT_lx "\n", ioba);
|
|
|
|
return H_PARAMETER;
|
|
|
|
}
|
|
|
|
|
2014-05-27 07:36:37 +02:00
|
|
|
*tce = tcet->table[index];
|
2014-02-21 10:29:06 +01:00
|
|
|
|
|
|
|
return H_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2015-07-02 08:23:04 +02:00
|
|
|
static target_ulong h_get_tce(PowerPCCPU *cpu, sPAPRMachineState *spapr,
|
2014-02-21 10:29:06 +01:00
|
|
|
target_ulong opcode, target_ulong *args)
|
|
|
|
{
|
|
|
|
target_ulong liobn = args[0];
|
|
|
|
target_ulong ioba = args[1];
|
|
|
|
target_ulong tce = 0;
|
|
|
|
target_ulong ret = H_PARAMETER;
|
|
|
|
sPAPRTCETable *tcet = spapr_tce_find_by_liobn(liobn);
|
|
|
|
|
|
|
|
if (tcet) {
|
2014-05-27 07:36:36 +02:00
|
|
|
hwaddr page_mask = IOMMU_PAGE_MASK(tcet->page_shift);
|
|
|
|
|
|
|
|
ioba &= page_mask;
|
|
|
|
|
2014-02-21 10:29:06 +01:00
|
|
|
ret = get_tce_emu(tcet, ioba, &tce);
|
|
|
|
if (!ret) {
|
|
|
|
args[0] = tce;
|
|
|
|
}
|
|
|
|
}
|
2015-05-07 07:33:33 +02:00
|
|
|
if (SPAPR_IS_PCI_LIOBN(liobn)) {
|
|
|
|
trace_spapr_iommu_pci_get(liobn, ioba, ret, tce);
|
|
|
|
} else {
|
|
|
|
trace_spapr_iommu_get(liobn, ioba, ret, tce);
|
|
|
|
}
|
2014-02-21 10:29:06 +01:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-06-27 06:50:44 +02:00
|
|
|
int spapr_dma_dt(void *fdt, int node_off, const char *propname,
|
2012-08-07 18:10:38 +02:00
|
|
|
uint32_t liobn, uint64_t window, uint32_t size)
|
2012-06-27 06:50:44 +02:00
|
|
|
{
|
2012-08-07 18:10:38 +02:00
|
|
|
uint32_t dma_prop[5];
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
dma_prop[0] = cpu_to_be32(liobn);
|
|
|
|
dma_prop[1] = cpu_to_be32(window >> 32);
|
|
|
|
dma_prop[2] = cpu_to_be32(window & 0xFFFFFFFF);
|
|
|
|
dma_prop[3] = 0; /* window size is 32 bits */
|
|
|
|
dma_prop[4] = cpu_to_be32(size);
|
|
|
|
|
|
|
|
ret = fdt_setprop_cell(fdt, node_off, "ibm,#dma-address-cells", 2);
|
|
|
|
if (ret < 0) {
|
|
|
|
return ret;
|
|
|
|
}
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2012-08-07 18:10:38 +02:00
|
|
|
ret = fdt_setprop_cell(fdt, node_off, "ibm,#dma-size-cells", 2);
|
|
|
|
if (ret < 0) {
|
|
|
|
return ret;
|
|
|
|
}
|
2012-06-27 06:50:44 +02:00
|
|
|
|
2012-08-07 18:10:38 +02:00
|
|
|
ret = fdt_setprop(fdt, node_off, propname, dma_prop, sizeof(dma_prop));
|
|
|
|
if (ret < 0) {
|
|
|
|
return ret;
|
2012-06-27 06:50:44 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2012-08-07 18:10:38 +02:00
|
|
|
|
|
|
|
int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
|
2013-04-10 17:30:48 +02:00
|
|
|
sPAPRTCETable *tcet)
|
2012-08-07 18:10:38 +02:00
|
|
|
{
|
2013-04-10 17:30:48 +02:00
|
|
|
if (!tcet) {
|
2012-08-07 18:10:38 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-04-10 17:30:48 +02:00
|
|
|
return spapr_dma_dt(fdt, node_off, propname,
|
2014-05-27 07:36:36 +02:00
|
|
|
tcet->liobn, 0, tcet->nb_table << tcet->page_shift);
|
2012-08-07 18:10:38 +02:00
|
|
|
}
|
2013-07-18 21:32:58 +02:00
|
|
|
|
|
|
|
static void spapr_tce_table_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
dc->init = spapr_tce_table_realize;
|
|
|
|
dc->reset = spapr_tce_reset;
|
2014-12-08 03:48:02 +01:00
|
|
|
dc->unrealize = spapr_tce_table_unrealize;
|
2013-07-18 21:32:58 +02:00
|
|
|
|
|
|
|
QLIST_INIT(&spapr_tce_tables);
|
|
|
|
|
|
|
|
/* hcall-tce */
|
|
|
|
spapr_register_hypercall(H_PUT_TCE, h_put_tce);
|
2014-02-21 10:29:06 +01:00
|
|
|
spapr_register_hypercall(H_GET_TCE, h_get_tce);
|
2014-05-27 07:36:30 +02:00
|
|
|
spapr_register_hypercall(H_PUT_TCE_INDIRECT, h_put_tce_indirect);
|
|
|
|
spapr_register_hypercall(H_STUFF_TCE, h_stuff_tce);
|
2013-07-18 21:32:58 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static TypeInfo spapr_tce_table_info = {
|
|
|
|
.name = TYPE_SPAPR_TCE_TABLE,
|
|
|
|
.parent = TYPE_DEVICE,
|
|
|
|
.instance_size = sizeof(sPAPRTCETable),
|
|
|
|
.class_init = spapr_tce_table_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&spapr_tce_table_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(register_types);
|