2018-03-02 13:31:14 +01:00
|
|
|
/*
|
2019-09-06 18:19:58 +02:00
|
|
|
* QEMU SiFive E PRCI (Power, Reset, Clock, Interrupt)
|
2018-03-02 13:31:14 +01:00
|
|
|
*
|
|
|
|
* Copyright (c) 2017 SiFive, Inc.
|
|
|
|
*
|
|
|
|
* Simple model of the PRCI to emulate register reads made by the SDK BSP
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "hw/sysbus.h"
|
2019-09-06 18:19:54 +02:00
|
|
|
#include "qemu/log.h"
|
2019-05-23 16:35:07 +02:00
|
|
|
#include "qemu/module.h"
|
2019-08-12 07:23:48 +02:00
|
|
|
#include "hw/hw.h"
|
2019-09-06 18:19:58 +02:00
|
|
|
#include "hw/riscv/sifive_e_prci.h"
|
2018-03-02 13:31:14 +01:00
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
static uint64_t sifive_e_prci_read(void *opaque, hwaddr addr, unsigned int size)
|
2018-03-02 13:31:14 +01:00
|
|
|
{
|
2019-09-06 18:19:58 +02:00
|
|
|
SiFiveEPRCIState *s = opaque;
|
2018-07-24 18:52:46 +02:00
|
|
|
switch (addr) {
|
2019-09-06 18:19:58 +02:00
|
|
|
case SIFIVE_E_PRCI_HFROSCCFG:
|
2018-07-24 18:52:46 +02:00
|
|
|
return s->hfrosccfg;
|
2019-09-06 18:19:58 +02:00
|
|
|
case SIFIVE_E_PRCI_HFXOSCCFG:
|
2018-07-24 18:52:46 +02:00
|
|
|
return s->hfxosccfg;
|
2019-09-06 18:19:58 +02:00
|
|
|
case SIFIVE_E_PRCI_PLLCFG:
|
2018-07-24 18:52:46 +02:00
|
|
|
return s->pllcfg;
|
2019-09-06 18:19:58 +02:00
|
|
|
case SIFIVE_E_PRCI_PLLOUTDIV:
|
2018-07-24 18:52:46 +02:00
|
|
|
return s->plloutdiv;
|
2018-03-02 13:31:14 +01:00
|
|
|
}
|
2019-09-06 18:19:54 +02:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: read: addr=0x%x\n",
|
|
|
|
__func__, (int)addr);
|
2018-03-02 13:31:14 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
static void sifive_e_prci_write(void *opaque, hwaddr addr,
|
|
|
|
uint64_t val64, unsigned int size)
|
2018-03-02 13:31:14 +01:00
|
|
|
{
|
2019-09-06 18:19:58 +02:00
|
|
|
SiFiveEPRCIState *s = opaque;
|
2018-07-24 18:52:46 +02:00
|
|
|
switch (addr) {
|
2019-09-06 18:19:58 +02:00
|
|
|
case SIFIVE_E_PRCI_HFROSCCFG:
|
2018-07-24 18:52:46 +02:00
|
|
|
s->hfrosccfg = (uint32_t) val64;
|
|
|
|
/* OSC stays ready */
|
2019-09-06 18:19:58 +02:00
|
|
|
s->hfrosccfg |= SIFIVE_E_PRCI_HFROSCCFG_RDY;
|
2018-07-24 18:52:46 +02:00
|
|
|
break;
|
2019-09-06 18:19:58 +02:00
|
|
|
case SIFIVE_E_PRCI_HFXOSCCFG:
|
2018-07-24 18:52:46 +02:00
|
|
|
s->hfxosccfg = (uint32_t) val64;
|
|
|
|
/* OSC stays ready */
|
2019-09-06 18:19:58 +02:00
|
|
|
s->hfxosccfg |= SIFIVE_E_PRCI_HFXOSCCFG_RDY;
|
2018-07-24 18:52:46 +02:00
|
|
|
break;
|
2019-09-06 18:19:58 +02:00
|
|
|
case SIFIVE_E_PRCI_PLLCFG:
|
2018-07-24 18:52:46 +02:00
|
|
|
s->pllcfg = (uint32_t) val64;
|
|
|
|
/* PLL stays locked */
|
2019-09-06 18:19:58 +02:00
|
|
|
s->pllcfg |= SIFIVE_E_PRCI_PLLCFG_LOCK;
|
2018-07-24 18:52:46 +02:00
|
|
|
break;
|
2019-09-06 18:19:58 +02:00
|
|
|
case SIFIVE_E_PRCI_PLLOUTDIV:
|
2018-07-24 18:52:46 +02:00
|
|
|
s->plloutdiv = (uint32_t) val64;
|
|
|
|
break;
|
|
|
|
default:
|
2019-09-06 18:19:54 +02:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: bad write: addr=0x%x v=0x%x\n",
|
|
|
|
__func__, (int)addr, (int)val64);
|
2018-07-24 18:52:46 +02:00
|
|
|
}
|
2018-03-02 13:31:14 +01:00
|
|
|
}
|
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
static const MemoryRegionOps sifive_e_prci_ops = {
|
|
|
|
.read = sifive_e_prci_read,
|
|
|
|
.write = sifive_e_prci_write,
|
2018-03-02 13:31:14 +01:00
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 4
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
static void sifive_e_prci_init(Object *obj)
|
2018-03-02 13:31:14 +01:00
|
|
|
{
|
2019-09-06 18:19:58 +02:00
|
|
|
SiFiveEPRCIState *s = SIFIVE_E_PRCI(obj);
|
2018-03-02 13:31:14 +01:00
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
memory_region_init_io(&s->mmio, obj, &sifive_e_prci_ops, s,
|
2019-09-06 18:20:00 +02:00
|
|
|
TYPE_SIFIVE_E_PRCI, SIFIVE_E_PRCI_REG_SIZE);
|
2018-03-02 13:31:14 +01:00
|
|
|
sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
|
2018-07-24 18:52:46 +02:00
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
s->hfrosccfg = (SIFIVE_E_PRCI_HFROSCCFG_RDY | SIFIVE_E_PRCI_HFROSCCFG_EN);
|
2019-09-06 18:19:59 +02:00
|
|
|
s->hfxosccfg = (SIFIVE_E_PRCI_HFXOSCCFG_RDY | SIFIVE_E_PRCI_HFXOSCCFG_EN);
|
2019-09-06 18:19:58 +02:00
|
|
|
s->pllcfg = (SIFIVE_E_PRCI_PLLCFG_REFSEL | SIFIVE_E_PRCI_PLLCFG_BYPASS |
|
|
|
|
SIFIVE_E_PRCI_PLLCFG_LOCK);
|
|
|
|
s->plloutdiv = SIFIVE_E_PRCI_PLLOUTDIV_DIV1;
|
2018-03-02 13:31:14 +01:00
|
|
|
}
|
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
static const TypeInfo sifive_e_prci_info = {
|
|
|
|
.name = TYPE_SIFIVE_E_PRCI,
|
2018-03-02 13:31:14 +01:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
2019-09-06 18:19:58 +02:00
|
|
|
.instance_size = sizeof(SiFiveEPRCIState),
|
|
|
|
.instance_init = sifive_e_prci_init,
|
2018-03-02 13:31:14 +01:00
|
|
|
};
|
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
static void sifive_e_prci_register_types(void)
|
2018-03-02 13:31:14 +01:00
|
|
|
{
|
2019-09-06 18:19:58 +02:00
|
|
|
type_register_static(&sifive_e_prci_info);
|
2018-03-02 13:31:14 +01:00
|
|
|
}
|
|
|
|
|
2019-09-06 18:19:58 +02:00
|
|
|
type_init(sifive_e_prci_register_types)
|
2018-03-02 13:31:14 +01:00
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Create PRCI device.
|
|
|
|
*/
|
2019-09-06 18:19:58 +02:00
|
|
|
DeviceState *sifive_e_prci_create(hwaddr addr)
|
2018-03-02 13:31:14 +01:00
|
|
|
{
|
2019-09-06 18:19:58 +02:00
|
|
|
DeviceState *dev = qdev_create(NULL, TYPE_SIFIVE_E_PRCI);
|
2018-03-02 13:31:14 +01:00
|
|
|
qdev_init_nofail(dev);
|
|
|
|
sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
|
|
|
|
return dev;
|
|
|
|
}
|