2004-10-01 00:13:50 +02:00
|
|
|
/*
|
|
|
|
* QEMU SPARC iommu emulation
|
|
|
|
*
|
2005-04-06 22:47:48 +02:00
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2004-10-01 00:13:50 +02:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2009-07-16 15:47:55 +02:00
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "sun4m.h"
|
2009-07-16 15:47:55 +02:00
|
|
|
#include "sysbus.h"
|
2004-10-01 00:13:50 +02:00
|
|
|
|
|
|
|
/* debug iommu */
|
|
|
|
//#define DEBUG_IOMMU
|
|
|
|
|
2005-04-06 22:47:48 +02:00
|
|
|
#ifdef DEBUG_IOMMU
|
2009-05-13 19:53:17 +02:00
|
|
|
#define DPRINTF(fmt, ...) \
|
|
|
|
do { printf("IOMMU: " fmt , ## __VA_ARGS__); } while (0)
|
2005-04-06 22:47:48 +02:00
|
|
|
#else
|
2009-05-13 19:53:17 +02:00
|
|
|
#define DPRINTF(fmt, ...)
|
2005-04-06 22:47:48 +02:00
|
|
|
#endif
|
2004-10-01 00:13:50 +02:00
|
|
|
|
2008-01-25 20:52:54 +01:00
|
|
|
#define IOMMU_NREGS (4*4096/4)
|
2005-10-30 18:24:19 +01:00
|
|
|
#define IOMMU_CTRL (0x0000 >> 2)
|
2004-10-01 00:13:50 +02:00
|
|
|
#define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */
|
|
|
|
#define IOMMU_CTRL_VERS 0x0f000000 /* Version */
|
|
|
|
#define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */
|
|
|
|
#define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */
|
2005-10-30 18:24:19 +01:00
|
|
|
#define IOMMU_CTRL_MASK 0x0000001d
|
|
|
|
|
|
|
|
#define IOMMU_BASE (0x0004 >> 2)
|
|
|
|
#define IOMMU_BASE_MASK 0x07fffc00
|
|
|
|
|
|
|
|
#define IOMMU_TLBFLUSH (0x0014 >> 2)
|
|
|
|
#define IOMMU_TLBFLUSH_MASK 0xffffffff
|
|
|
|
|
|
|
|
#define IOMMU_PGFLUSH (0x0018 >> 2)
|
|
|
|
#define IOMMU_PGFLUSH_MASK 0xffffffff
|
|
|
|
|
2007-08-11 09:52:09 +02:00
|
|
|
#define IOMMU_AFSR (0x1000 >> 2)
|
|
|
|
#define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */
|
2007-12-01 15:51:23 +01:00
|
|
|
#define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after
|
|
|
|
transaction */
|
|
|
|
#define IOMMU_AFSR_TO 0x20000000 /* Write access took more than
|
|
|
|
12.8 us. */
|
|
|
|
#define IOMMU_AFSR_BE 0x10000000 /* Write access received error
|
|
|
|
acknowledge */
|
2007-08-11 09:52:09 +02:00
|
|
|
#define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */
|
|
|
|
#define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */
|
2007-12-01 15:51:23 +01:00
|
|
|
#define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by
|
|
|
|
hardware */
|
2007-08-11 09:52:09 +02:00
|
|
|
#define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */
|
|
|
|
#define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */
|
|
|
|
#define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */
|
2007-12-01 15:51:24 +01:00
|
|
|
#define IOMMU_AFSR_MASK 0xff0fffff
|
2007-08-11 09:52:09 +02:00
|
|
|
|
|
|
|
#define IOMMU_AFAR (0x1004 >> 2)
|
|
|
|
|
2008-12-21 11:46:23 +01:00
|
|
|
#define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */
|
|
|
|
#define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */
|
|
|
|
#define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */
|
|
|
|
#define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */
|
|
|
|
#define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */
|
|
|
|
#define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */
|
|
|
|
#define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */
|
|
|
|
#define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */
|
|
|
|
#define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */
|
|
|
|
#define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */
|
|
|
|
#define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */
|
|
|
|
#define IOMMU_AER_MASK 0x801f000f
|
|
|
|
|
2005-10-30 18:24:19 +01:00
|
|
|
#define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */
|
|
|
|
#define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */
|
|
|
|
#define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */
|
|
|
|
#define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */
|
2007-12-01 15:51:23 +01:00
|
|
|
#define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when
|
|
|
|
bypass enabled */
|
2005-10-30 18:24:19 +01:00
|
|
|
#define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */
|
|
|
|
#define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */
|
|
|
|
#define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses
|
2007-10-06 13:28:21 +02:00
|
|
|
produced by this device as pure
|
2005-10-30 18:24:19 +01:00
|
|
|
physical. */
|
|
|
|
#define IOMMU_SBCFG_MASK 0x00010003
|
|
|
|
|
|
|
|
#define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */
|
|
|
|
#define IOMMU_ARBEN_MASK 0x001f0000
|
|
|
|
#define IOMMU_MID 0x00000008
|
2004-10-01 00:13:50 +02:00
|
|
|
|
2008-01-25 20:52:54 +01:00
|
|
|
#define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */
|
|
|
|
#define IOMMU_MASK_ID_MASK 0x00ffffff
|
|
|
|
|
|
|
|
#define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */
|
|
|
|
#define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */
|
|
|
|
|
2004-10-01 00:13:50 +02:00
|
|
|
/* The format of an iopte in the page tables */
|
2007-12-01 15:51:25 +01:00
|
|
|
#define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */
|
2007-12-01 15:51:23 +01:00
|
|
|
#define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or
|
|
|
|
Viking/MXCC) */
|
2004-10-01 00:13:50 +02:00
|
|
|
#define IOPTE_WRITE 0x00000004 /* Writeable */
|
|
|
|
#define IOPTE_VALID 0x00000002 /* IOPTE is valid */
|
|
|
|
#define IOPTE_WAZ 0x00000001 /* Write as zeros */
|
|
|
|
|
2008-12-03 17:29:47 +01:00
|
|
|
#define IOMMU_PAGE_SHIFT 12
|
|
|
|
#define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT)
|
|
|
|
#define IOMMU_PAGE_MASK ~(IOMMU_PAGE_SIZE - 1)
|
2004-10-01 00:13:50 +02:00
|
|
|
|
|
|
|
typedef struct IOMMUState {
|
2009-07-16 15:47:55 +02:00
|
|
|
SysBusDevice busdev;
|
2005-04-06 22:47:48 +02:00
|
|
|
uint32_t regs[IOMMU_NREGS];
|
2007-05-19 14:58:30 +02:00
|
|
|
target_phys_addr_t iostart;
|
2007-11-17 10:04:09 +01:00
|
|
|
uint32_t version;
|
2008-01-01 18:04:45 +01:00
|
|
|
qemu_irq irq;
|
2004-10-01 00:13:50 +02:00
|
|
|
} IOMMUState;
|
|
|
|
|
2008-01-01 18:06:38 +01:00
|
|
|
static uint32_t iommu_mem_readl(void *opaque, target_phys_addr_t addr)
|
2004-10-01 00:13:50 +02:00
|
|
|
{
|
|
|
|
IOMMUState *s = opaque;
|
2007-05-19 14:58:30 +02:00
|
|
|
target_phys_addr_t saddr;
|
2008-01-01 18:04:45 +01:00
|
|
|
uint32_t ret;
|
2004-10-01 00:13:50 +02:00
|
|
|
|
2008-12-01 19:59:50 +01:00
|
|
|
saddr = addr >> 2;
|
2004-10-01 00:13:50 +02:00
|
|
|
switch (saddr) {
|
|
|
|
default:
|
2008-01-01 18:04:45 +01:00
|
|
|
ret = s->regs[saddr];
|
|
|
|
break;
|
|
|
|
case IOMMU_AFAR:
|
|
|
|
case IOMMU_AFSR:
|
|
|
|
ret = s->regs[saddr];
|
|
|
|
qemu_irq_lower(s->irq);
|
2007-10-06 13:28:21 +02:00
|
|
|
break;
|
2004-10-01 00:13:50 +02:00
|
|
|
}
|
2008-01-01 18:04:45 +01:00
|
|
|
DPRINTF("read reg[%d] = %x\n", (int)saddr, ret);
|
|
|
|
return ret;
|
2004-10-01 00:13:50 +02:00
|
|
|
}
|
|
|
|
|
2008-01-01 18:06:38 +01:00
|
|
|
static void iommu_mem_writel(void *opaque, target_phys_addr_t addr,
|
2007-12-01 15:51:23 +01:00
|
|
|
uint32_t val)
|
2004-10-01 00:13:50 +02:00
|
|
|
{
|
|
|
|
IOMMUState *s = opaque;
|
2007-05-19 14:58:30 +02:00
|
|
|
target_phys_addr_t saddr;
|
2004-10-01 00:13:50 +02:00
|
|
|
|
2008-12-01 19:59:50 +01:00
|
|
|
saddr = addr >> 2;
|
2007-08-11 09:49:55 +02:00
|
|
|
DPRINTF("write reg[%d] = %x\n", (int)saddr, val);
|
2004-10-01 00:13:50 +02:00
|
|
|
switch (saddr) {
|
2005-10-30 18:24:19 +01:00
|
|
|
case IOMMU_CTRL:
|
2007-10-06 13:28:21 +02:00
|
|
|
switch (val & IOMMU_CTRL_RNGE) {
|
|
|
|
case IOMMU_RNGE_16MB:
|
|
|
|
s->iostart = 0xffffffffff000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_32MB:
|
|
|
|
s->iostart = 0xfffffffffe000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_64MB:
|
|
|
|
s->iostart = 0xfffffffffc000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_128MB:
|
|
|
|
s->iostart = 0xfffffffff8000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_256MB:
|
|
|
|
s->iostart = 0xfffffffff0000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_512MB:
|
|
|
|
s->iostart = 0xffffffffe0000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_1GB:
|
|
|
|
s->iostart = 0xffffffffc0000000ULL;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case IOMMU_RNGE_2GB:
|
|
|
|
s->iostart = 0xffffffff80000000ULL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
DPRINTF("iostart = " TARGET_FMT_plx "\n", s->iostart);
|
2007-11-17 10:04:09 +01:00
|
|
|
s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version);
|
2007-10-06 13:28:21 +02:00
|
|
|
break;
|
2005-10-30 18:24:19 +01:00
|
|
|
case IOMMU_BASE:
|
2007-10-06 13:28:21 +02:00
|
|
|
s->regs[saddr] = val & IOMMU_BASE_MASK;
|
|
|
|
break;
|
2005-10-30 18:24:19 +01:00
|
|
|
case IOMMU_TLBFLUSH:
|
2007-10-06 13:28:21 +02:00
|
|
|
DPRINTF("tlb flush %x\n", val);
|
|
|
|
s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
|
|
|
|
break;
|
2005-10-30 18:24:19 +01:00
|
|
|
case IOMMU_PGFLUSH:
|
2007-10-06 13:28:21 +02:00
|
|
|
DPRINTF("page flush %x\n", val);
|
|
|
|
s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
|
|
|
|
break;
|
2008-01-01 18:04:45 +01:00
|
|
|
case IOMMU_AFAR:
|
|
|
|
s->regs[saddr] = val;
|
|
|
|
qemu_irq_lower(s->irq);
|
|
|
|
break;
|
2008-12-21 11:46:23 +01:00
|
|
|
case IOMMU_AER:
|
|
|
|
s->regs[saddr] = (val & IOMMU_AER_MASK) | IOMMU_AER_EN_P0_ARB;
|
|
|
|
break;
|
2007-12-01 15:51:24 +01:00
|
|
|
case IOMMU_AFSR:
|
|
|
|
s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV;
|
2008-01-01 18:04:45 +01:00
|
|
|
qemu_irq_lower(s->irq);
|
2007-12-01 15:51:24 +01:00
|
|
|
break;
|
2005-10-30 18:24:19 +01:00
|
|
|
case IOMMU_SBCFG0:
|
|
|
|
case IOMMU_SBCFG1:
|
|
|
|
case IOMMU_SBCFG2:
|
|
|
|
case IOMMU_SBCFG3:
|
2007-10-06 13:28:21 +02:00
|
|
|
s->regs[saddr] = val & IOMMU_SBCFG_MASK;
|
|
|
|
break;
|
2005-10-30 18:24:19 +01:00
|
|
|
case IOMMU_ARBEN:
|
|
|
|
// XXX implement SBus probing: fault when reading unmapped
|
|
|
|
// addresses, fault cause and address stored to MMU/IOMMU
|
2007-10-06 13:28:21 +02:00
|
|
|
s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
|
|
|
|
break;
|
2008-01-25 20:52:54 +01:00
|
|
|
case IOMMU_MASK_ID:
|
|
|
|
s->regs[saddr] |= val & IOMMU_MASK_ID_MASK;
|
|
|
|
break;
|
2004-10-01 00:13:50 +02:00
|
|
|
default:
|
2007-10-06 13:28:21 +02:00
|
|
|
s->regs[saddr] = val;
|
|
|
|
break;
|
2004-10-01 00:13:50 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static CPUReadMemoryFunc *iommu_mem_read[3] = {
|
2008-01-01 18:06:38 +01:00
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
iommu_mem_readl,
|
2004-10-01 00:13:50 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
static CPUWriteMemoryFunc *iommu_mem_write[3] = {
|
2008-01-01 18:06:38 +01:00
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
iommu_mem_writel,
|
2004-10-01 00:13:50 +02:00
|
|
|
};
|
|
|
|
|
2007-05-19 14:58:30 +02:00
|
|
|
static uint32_t iommu_page_get_flags(IOMMUState *s, target_phys_addr_t addr)
|
2004-10-01 00:13:50 +02:00
|
|
|
{
|
2007-09-20 18:01:51 +02:00
|
|
|
uint32_t ret;
|
|
|
|
target_phys_addr_t iopte;
|
2007-08-11 09:49:55 +02:00
|
|
|
#ifdef DEBUG_IOMMU
|
|
|
|
target_phys_addr_t pa = addr;
|
|
|
|
#endif
|
2004-10-01 00:13:50 +02:00
|
|
|
|
2007-08-11 09:49:55 +02:00
|
|
|
iopte = s->regs[IOMMU_BASE] << 4;
|
2005-04-06 22:47:48 +02:00
|
|
|
addr &= ~s->iostart;
|
2008-12-03 17:29:47 +01:00
|
|
|
iopte += (addr >> (IOMMU_PAGE_SHIFT - 2)) & ~3;
|
2007-09-20 18:01:51 +02:00
|
|
|
cpu_physical_memory_read(iopte, (uint8_t *)&ret, 4);
|
2007-09-22 14:09:09 +02:00
|
|
|
tswap32s(&ret);
|
2007-09-20 18:01:51 +02:00
|
|
|
DPRINTF("get flags addr " TARGET_FMT_plx " => pte " TARGET_FMT_plx
|
|
|
|
", *pte = %x\n", pa, iopte, ret);
|
2007-08-11 09:49:55 +02:00
|
|
|
|
|
|
|
return ret;
|
2006-08-29 06:52:16 +02:00
|
|
|
}
|
|
|
|
|
2008-05-10 12:12:00 +02:00
|
|
|
static target_phys_addr_t iommu_translate_pa(target_phys_addr_t addr,
|
2007-05-19 14:58:30 +02:00
|
|
|
uint32_t pte)
|
2006-08-29 06:52:16 +02:00
|
|
|
{
|
|
|
|
uint32_t tmppte;
|
2007-05-19 14:58:30 +02:00
|
|
|
target_phys_addr_t pa;
|
|
|
|
|
|
|
|
tmppte = pte;
|
2008-12-03 17:29:47 +01:00
|
|
|
pa = ((pte & IOPTE_PAGE) << 4) + (addr & ~IOMMU_PAGE_MASK);
|
2007-05-19 14:58:30 +02:00
|
|
|
DPRINTF("xlate dva " TARGET_FMT_plx " => pa " TARGET_FMT_plx
|
|
|
|
" (iopte = %x)\n", addr, pa, tmppte);
|
2006-08-29 06:52:16 +02:00
|
|
|
|
2005-04-06 22:47:48 +02:00
|
|
|
return pa;
|
2004-10-01 00:13:50 +02:00
|
|
|
}
|
|
|
|
|
2007-12-01 15:51:23 +01:00
|
|
|
static void iommu_bad_addr(IOMMUState *s, target_phys_addr_t addr,
|
|
|
|
int is_write)
|
2007-08-11 09:52:09 +02:00
|
|
|
{
|
|
|
|
DPRINTF("bad addr " TARGET_FMT_plx "\n", addr);
|
2007-12-01 15:51:23 +01:00
|
|
|
s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV |
|
2007-08-11 09:52:09 +02:00
|
|
|
IOMMU_AFSR_FAV;
|
|
|
|
if (!is_write)
|
|
|
|
s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
|
|
|
|
s->regs[IOMMU_AFAR] = addr;
|
2008-01-01 18:04:45 +01:00
|
|
|
qemu_irq_raise(s->irq);
|
2007-08-11 09:52:09 +02:00
|
|
|
}
|
|
|
|
|
2006-09-03 18:09:07 +02:00
|
|
|
void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
|
|
|
|
uint8_t *buf, int len, int is_write)
|
2006-08-29 06:52:16 +02:00
|
|
|
{
|
2007-05-19 14:58:30 +02:00
|
|
|
int l;
|
|
|
|
uint32_t flags;
|
|
|
|
target_phys_addr_t page, phys_addr;
|
2006-08-29 06:52:16 +02:00
|
|
|
|
|
|
|
while (len > 0) {
|
2008-12-03 17:29:47 +01:00
|
|
|
page = addr & IOMMU_PAGE_MASK;
|
|
|
|
l = (page + IOMMU_PAGE_SIZE) - addr;
|
2006-08-29 06:52:16 +02:00
|
|
|
if (l > len)
|
|
|
|
l = len;
|
|
|
|
flags = iommu_page_get_flags(opaque, page);
|
2007-08-11 09:52:09 +02:00
|
|
|
if (!(flags & IOPTE_VALID)) {
|
|
|
|
iommu_bad_addr(opaque, page, is_write);
|
2006-08-29 06:52:16 +02:00
|
|
|
return;
|
2007-08-11 09:52:09 +02:00
|
|
|
}
|
2008-05-10 12:12:00 +02:00
|
|
|
phys_addr = iommu_translate_pa(addr, flags);
|
2006-08-29 06:52:16 +02:00
|
|
|
if (is_write) {
|
2007-08-11 09:52:09 +02:00
|
|
|
if (!(flags & IOPTE_WRITE)) {
|
|
|
|
iommu_bad_addr(opaque, page, is_write);
|
2006-08-29 06:52:16 +02:00
|
|
|
return;
|
2007-08-11 09:52:09 +02:00
|
|
|
}
|
2008-07-01 21:28:23 +02:00
|
|
|
cpu_physical_memory_write(phys_addr, buf, l);
|
2006-08-29 06:52:16 +02:00
|
|
|
} else {
|
2008-07-01 21:28:23 +02:00
|
|
|
cpu_physical_memory_read(phys_addr, buf, l);
|
2006-08-29 06:52:16 +02:00
|
|
|
}
|
|
|
|
len -= l;
|
|
|
|
buf += l;
|
|
|
|
addr += l;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2004-12-20 00:18:01 +01:00
|
|
|
static void iommu_save(QEMUFile *f, void *opaque)
|
|
|
|
{
|
|
|
|
IOMMUState *s = opaque;
|
|
|
|
int i;
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2005-04-06 22:47:48 +02:00
|
|
|
for (i = 0; i < IOMMU_NREGS; i++)
|
2007-10-06 13:28:21 +02:00
|
|
|
qemu_put_be32s(f, &s->regs[i]);
|
2007-05-19 14:58:30 +02:00
|
|
|
qemu_put_be64s(f, &s->iostart);
|
2004-12-20 00:18:01 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static int iommu_load(QEMUFile *f, void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
IOMMUState *s = opaque;
|
|
|
|
int i;
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2007-05-19 14:58:30 +02:00
|
|
|
if (version_id != 2)
|
2004-12-20 00:18:01 +01:00
|
|
|
return -EINVAL;
|
|
|
|
|
2005-04-06 22:47:48 +02:00
|
|
|
for (i = 0; i < IOMMU_NREGS; i++)
|
2007-07-03 11:55:03 +02:00
|
|
|
qemu_get_be32s(f, &s->regs[i]);
|
2007-05-19 14:58:30 +02:00
|
|
|
qemu_get_be64s(f, &s->iostart);
|
2004-12-20 00:18:01 +01:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iommu_reset(void *opaque)
|
|
|
|
{
|
|
|
|
IOMMUState *s = opaque;
|
|
|
|
|
2005-04-06 22:47:48 +02:00
|
|
|
memset(s->regs, 0, IOMMU_NREGS * 4);
|
2004-12-20 00:18:01 +01:00
|
|
|
s->iostart = 0;
|
2007-11-17 10:04:09 +01:00
|
|
|
s->regs[IOMMU_CTRL] = s->version;
|
|
|
|
s->regs[IOMMU_ARBEN] = IOMMU_MID;
|
2007-12-01 15:51:23 +01:00
|
|
|
s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV;
|
2008-12-21 11:46:23 +01:00
|
|
|
s->regs[IOMMU_AER] = IOMMU_AER_EN_P0_ARB | IOMMU_AER_EN_P1_ARB;
|
2008-01-25 20:52:54 +01:00
|
|
|
s->regs[IOMMU_MASK_ID] = IOMMU_TS_MASK;
|
2004-12-20 00:18:01 +01:00
|
|
|
}
|
|
|
|
|
2008-01-01 18:04:45 +01:00
|
|
|
void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
|
2004-10-01 00:13:50 +02:00
|
|
|
{
|
2009-07-16 15:47:55 +02:00
|
|
|
DeviceState *dev;
|
|
|
|
SysBusDevice *s;
|
|
|
|
IOMMUState *d;
|
|
|
|
|
|
|
|
dev = qdev_create(NULL, "iommu");
|
2009-07-15 13:43:31 +02:00
|
|
|
qdev_prop_set_uint32(dev, "version", version);
|
2009-07-16 15:47:55 +02:00
|
|
|
qdev_init(dev);
|
|
|
|
s = sysbus_from_qdev(dev);
|
|
|
|
sysbus_connect_irq(s, 0, irq);
|
|
|
|
sysbus_mmio_map(s, 0, addr);
|
|
|
|
|
|
|
|
d = FROM_SYSBUS(IOMMUState, s);
|
|
|
|
|
|
|
|
return d;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iommu_init1(SysBusDevice *dev)
|
|
|
|
{
|
|
|
|
IOMMUState *s = FROM_SYSBUS(IOMMUState, dev);
|
|
|
|
int io;
|
2004-10-01 00:13:50 +02:00
|
|
|
|
2009-07-16 15:47:55 +02:00
|
|
|
sysbus_init_irq(dev, &s->irq);
|
2004-10-01 00:13:50 +02:00
|
|
|
|
2009-07-16 15:47:55 +02:00
|
|
|
io = cpu_register_io_memory(iommu_mem_read, iommu_mem_write, s);
|
|
|
|
sysbus_init_mmio(dev, IOMMU_NREGS * sizeof(uint32_t), io);
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2009-07-16 15:47:55 +02:00
|
|
|
register_savevm("iommu", -1, 2, iommu_save, iommu_load, s);
|
2009-06-27 09:25:07 +02:00
|
|
|
qemu_register_reset(iommu_reset, s);
|
2007-11-17 10:04:09 +01:00
|
|
|
iommu_reset(s);
|
2004-10-01 00:13:50 +02:00
|
|
|
}
|
2009-07-16 15:47:55 +02:00
|
|
|
|
|
|
|
static SysBusDeviceInfo iommu_info = {
|
|
|
|
.init = iommu_init1,
|
|
|
|
.qdev.name = "iommu",
|
|
|
|
.qdev.size = sizeof(IOMMUState),
|
2009-07-15 13:43:31 +02:00
|
|
|
.qdev.props = (Property[]) {
|
|
|
|
{
|
|
|
|
.name = "version",
|
|
|
|
.info = &qdev_prop_uint32,
|
|
|
|
.offset = offsetof(IOMMUState, version),
|
|
|
|
},
|
|
|
|
{/* end of property list */}
|
2009-07-16 15:47:55 +02:00
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static void iommu_register_devices(void)
|
|
|
|
{
|
|
|
|
sysbus_register_withprop(&iommu_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
device_init(iommu_register_devices)
|