2012-04-06 19:46:48 +02:00
|
|
|
/*
|
|
|
|
* QEMU Alpha CPU
|
|
|
|
*
|
2012-04-07 01:19:45 +02:00
|
|
|
* Copyright (c) 2007 Jocelyn Mayer
|
2012-04-06 19:46:48 +02:00
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
|
|
*/
|
|
|
|
|
2012-05-03 06:43:49 +02:00
|
|
|
#include "cpu.h"
|
2012-04-06 19:46:48 +02:00
|
|
|
#include "qemu-common.h"
|
2013-01-21 00:27:16 +01:00
|
|
|
#include "migration/vmstate.h"
|
2012-04-06 19:46:48 +02:00
|
|
|
|
|
|
|
|
2013-06-21 19:09:18 +02:00
|
|
|
static void alpha_cpu_set_pc(CPUState *cs, vaddr value)
|
|
|
|
{
|
|
|
|
AlphaCPU *cpu = ALPHA_CPU(cs);
|
|
|
|
|
|
|
|
cpu->env.pc = value;
|
|
|
|
}
|
|
|
|
|
2013-08-25 18:53:55 +02:00
|
|
|
static bool alpha_cpu_has_work(CPUState *cs)
|
|
|
|
{
|
|
|
|
/* Here we are checking to see if the CPU should wake up from HALT.
|
|
|
|
We will have gotten into this state only for WTINT from PALmode. */
|
|
|
|
/* ??? I'm not sure how the IPL state works with WTINT to keep a CPU
|
|
|
|
asleep even if (some) interrupts have been asserted. For now,
|
|
|
|
assume that if a CPU really wants to stay asleep, it will mask
|
|
|
|
interrupts at the chipset level, which will prevent these bits
|
|
|
|
from being set in the first place. */
|
|
|
|
return cs->interrupt_request & (CPU_INTERRUPT_HARD
|
|
|
|
| CPU_INTERRUPT_TIMER
|
|
|
|
| CPU_INTERRUPT_SMP
|
|
|
|
| CPU_INTERRUPT_MCHK);
|
|
|
|
}
|
|
|
|
|
2013-01-05 14:01:30 +01:00
|
|
|
static void alpha_cpu_realizefn(DeviceState *dev, Error **errp)
|
2012-10-15 17:33:32 +02:00
|
|
|
{
|
2013-07-27 02:53:25 +02:00
|
|
|
CPUState *cs = CPU(dev);
|
2013-01-05 14:01:30 +01:00
|
|
|
AlphaCPUClass *acc = ALPHA_CPU_GET_CLASS(dev);
|
2012-10-15 17:33:32 +02:00
|
|
|
|
2013-07-27 02:53:25 +02:00
|
|
|
qemu_init_vcpu(cs);
|
|
|
|
|
2013-01-05 14:01:30 +01:00
|
|
|
acc->parent_realize(dev, errp);
|
2012-10-15 17:33:32 +02:00
|
|
|
}
|
|
|
|
|
2012-10-15 17:44:21 +02:00
|
|
|
/* Sort alphabetically by type name. */
|
|
|
|
static gint alpha_cpu_list_compare(gconstpointer a, gconstpointer b)
|
|
|
|
{
|
|
|
|
ObjectClass *class_a = (ObjectClass *)a;
|
|
|
|
ObjectClass *class_b = (ObjectClass *)b;
|
|
|
|
const char *name_a, *name_b;
|
|
|
|
|
|
|
|
name_a = object_class_get_name(class_a);
|
|
|
|
name_b = object_class_get_name(class_b);
|
|
|
|
return strcmp(name_a, name_b);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void alpha_cpu_list_entry(gpointer data, gpointer user_data)
|
|
|
|
{
|
|
|
|
ObjectClass *oc = data;
|
2012-12-16 02:17:02 +01:00
|
|
|
CPUListState *s = user_data;
|
2012-10-15 17:44:21 +02:00
|
|
|
|
|
|
|
(*s->cpu_fprintf)(s->file, " %s\n",
|
|
|
|
object_class_get_name(oc));
|
|
|
|
}
|
|
|
|
|
|
|
|
void alpha_cpu_list(FILE *f, fprintf_function cpu_fprintf)
|
|
|
|
{
|
2012-12-16 02:17:02 +01:00
|
|
|
CPUListState s = {
|
2012-10-15 17:44:21 +02:00
|
|
|
.file = f,
|
|
|
|
.cpu_fprintf = cpu_fprintf,
|
|
|
|
};
|
|
|
|
GSList *list;
|
|
|
|
|
|
|
|
list = object_class_get_list(TYPE_ALPHA_CPU, false);
|
|
|
|
list = g_slist_sort(list, alpha_cpu_list_compare);
|
|
|
|
(*cpu_fprintf)(f, "Available CPUs:\n");
|
|
|
|
g_slist_foreach(list, alpha_cpu_list_entry, &s);
|
|
|
|
g_slist_free(list);
|
|
|
|
}
|
|
|
|
|
2012-10-15 17:33:32 +02:00
|
|
|
/* Models */
|
|
|
|
|
|
|
|
#define TYPE(model) model "-" TYPE_ALPHA_CPU
|
|
|
|
|
|
|
|
typedef struct AlphaCPUAlias {
|
|
|
|
const char *alias;
|
|
|
|
const char *typename;
|
|
|
|
} AlphaCPUAlias;
|
|
|
|
|
|
|
|
static const AlphaCPUAlias alpha_cpu_aliases[] = {
|
|
|
|
{ "21064", TYPE("ev4") },
|
|
|
|
{ "21164", TYPE("ev5") },
|
|
|
|
{ "21164a", TYPE("ev56") },
|
|
|
|
{ "21164pc", TYPE("pca56") },
|
|
|
|
{ "21264", TYPE("ev6") },
|
|
|
|
{ "21264a", TYPE("ev67") },
|
|
|
|
};
|
|
|
|
|
|
|
|
static ObjectClass *alpha_cpu_class_by_name(const char *cpu_model)
|
|
|
|
{
|
|
|
|
ObjectClass *oc = NULL;
|
|
|
|
char *typename;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (cpu_model == NULL) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
oc = object_class_by_name(cpu_model);
|
2013-01-23 12:28:22 +01:00
|
|
|
if (oc != NULL && object_class_dynamic_cast(oc, TYPE_ALPHA_CPU) != NULL &&
|
|
|
|
!object_class_is_abstract(oc)) {
|
2012-10-15 17:33:32 +02:00
|
|
|
return oc;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(alpha_cpu_aliases); i++) {
|
|
|
|
if (strcmp(cpu_model, alpha_cpu_aliases[i].alias) == 0) {
|
|
|
|
oc = object_class_by_name(alpha_cpu_aliases[i].typename);
|
2013-01-23 12:28:22 +01:00
|
|
|
assert(oc != NULL && !object_class_is_abstract(oc));
|
2012-10-15 17:33:32 +02:00
|
|
|
return oc;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
typename = g_strdup_printf("%s-" TYPE_ALPHA_CPU, cpu_model);
|
|
|
|
oc = object_class_by_name(typename);
|
|
|
|
g_free(typename);
|
2013-01-23 12:28:22 +01:00
|
|
|
if (oc != NULL && object_class_is_abstract(oc)) {
|
|
|
|
oc = NULL;
|
|
|
|
}
|
2012-10-15 17:33:32 +02:00
|
|
|
return oc;
|
|
|
|
}
|
|
|
|
|
|
|
|
AlphaCPU *cpu_alpha_init(const char *cpu_model)
|
|
|
|
{
|
|
|
|
AlphaCPU *cpu;
|
|
|
|
ObjectClass *cpu_class;
|
|
|
|
|
|
|
|
cpu_class = alpha_cpu_class_by_name(cpu_model);
|
|
|
|
if (cpu_class == NULL) {
|
|
|
|
/* Default to ev67; no reason not to emulate insns by default. */
|
|
|
|
cpu_class = object_class_by_name(TYPE("ev67"));
|
|
|
|
}
|
|
|
|
cpu = ALPHA_CPU(object_new(object_class_get_name(cpu_class)));
|
|
|
|
|
2013-01-05 14:01:30 +01:00
|
|
|
object_property_set_bool(OBJECT(cpu), true, "realized", NULL);
|
|
|
|
|
2012-10-15 17:33:32 +02:00
|
|
|
return cpu;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ev4_cpu_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
AlphaCPU *cpu = ALPHA_CPU(obj);
|
|
|
|
CPUAlphaState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->implver = IMPLVER_2106x;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo ev4_cpu_type_info = {
|
|
|
|
.name = TYPE("ev4"),
|
|
|
|
.parent = TYPE_ALPHA_CPU,
|
|
|
|
.instance_init = ev4_cpu_initfn,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void ev5_cpu_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
AlphaCPU *cpu = ALPHA_CPU(obj);
|
|
|
|
CPUAlphaState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->implver = IMPLVER_21164;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo ev5_cpu_type_info = {
|
|
|
|
.name = TYPE("ev5"),
|
|
|
|
.parent = TYPE_ALPHA_CPU,
|
|
|
|
.instance_init = ev5_cpu_initfn,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void ev56_cpu_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
AlphaCPU *cpu = ALPHA_CPU(obj);
|
|
|
|
CPUAlphaState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->amask |= AMASK_BWX;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo ev56_cpu_type_info = {
|
|
|
|
.name = TYPE("ev56"),
|
|
|
|
.parent = TYPE("ev5"),
|
|
|
|
.instance_init = ev56_cpu_initfn,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void pca56_cpu_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
AlphaCPU *cpu = ALPHA_CPU(obj);
|
|
|
|
CPUAlphaState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->amask |= AMASK_MVI;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo pca56_cpu_type_info = {
|
|
|
|
.name = TYPE("pca56"),
|
|
|
|
.parent = TYPE("ev56"),
|
|
|
|
.instance_init = pca56_cpu_initfn,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void ev6_cpu_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
AlphaCPU *cpu = ALPHA_CPU(obj);
|
|
|
|
CPUAlphaState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->implver = IMPLVER_21264;
|
|
|
|
env->amask = AMASK_BWX | AMASK_FIX | AMASK_MVI | AMASK_TRAP;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo ev6_cpu_type_info = {
|
|
|
|
.name = TYPE("ev6"),
|
|
|
|
.parent = TYPE_ALPHA_CPU,
|
|
|
|
.instance_init = ev6_cpu_initfn,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void ev67_cpu_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
AlphaCPU *cpu = ALPHA_CPU(obj);
|
|
|
|
CPUAlphaState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->amask |= AMASK_CIX | AMASK_PREFETCH;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo ev67_cpu_type_info = {
|
|
|
|
.name = TYPE("ev67"),
|
|
|
|
.parent = TYPE("ev6"),
|
|
|
|
.instance_init = ev67_cpu_initfn,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const TypeInfo ev68_cpu_type_info = {
|
|
|
|
.name = TYPE("ev68"),
|
|
|
|
.parent = TYPE("ev67"),
|
|
|
|
};
|
|
|
|
|
2012-04-07 01:19:45 +02:00
|
|
|
static void alpha_cpu_initfn(Object *obj)
|
|
|
|
{
|
2013-01-17 12:13:41 +01:00
|
|
|
CPUState *cs = CPU(obj);
|
2012-04-07 01:19:45 +02:00
|
|
|
AlphaCPU *cpu = ALPHA_CPU(obj);
|
|
|
|
CPUAlphaState *env = &cpu->env;
|
|
|
|
|
2013-01-17 12:13:41 +01:00
|
|
|
cs->env_ptr = env;
|
2012-04-07 01:19:45 +02:00
|
|
|
cpu_exec_init(env);
|
2013-09-04 02:19:44 +02:00
|
|
|
tlb_flush(cs, 1);
|
2012-04-07 01:19:45 +02:00
|
|
|
|
2012-10-15 17:33:32 +02:00
|
|
|
alpha_translate_init();
|
|
|
|
|
2012-04-07 01:19:45 +02:00
|
|
|
#if defined(CONFIG_USER_ONLY)
|
|
|
|
env->ps = PS_USER_MODE;
|
|
|
|
cpu_alpha_store_fpcr(env, (FPCR_INVD | FPCR_DZED | FPCR_OVFD
|
|
|
|
| FPCR_UNFD | FPCR_INED | FPCR_DNOD
|
|
|
|
| FPCR_DYN_NORMAL));
|
|
|
|
#endif
|
|
|
|
env->lock_addr = -1;
|
|
|
|
env->fen = 1;
|
|
|
|
}
|
|
|
|
|
2013-01-21 18:26:21 +01:00
|
|
|
static void alpha_cpu_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
2013-01-05 14:01:30 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
2013-01-21 18:26:21 +01:00
|
|
|
CPUClass *cc = CPU_CLASS(oc);
|
2013-01-05 14:01:30 +01:00
|
|
|
AlphaCPUClass *acc = ALPHA_CPU_CLASS(oc);
|
|
|
|
|
|
|
|
acc->parent_realize = dc->realize;
|
|
|
|
dc->realize = alpha_cpu_realizefn;
|
2013-01-21 18:26:21 +01:00
|
|
|
|
|
|
|
cc->class_by_name = alpha_cpu_class_by_name;
|
2013-08-25 18:53:55 +02:00
|
|
|
cc->has_work = alpha_cpu_has_work;
|
2013-02-02 10:57:51 +01:00
|
|
|
cc->do_interrupt = alpha_cpu_do_interrupt;
|
2013-05-27 01:33:50 +02:00
|
|
|
cc->dump_state = alpha_cpu_dump_state;
|
2013-06-21 19:09:18 +02:00
|
|
|
cc->set_pc = alpha_cpu_set_pc;
|
2013-06-29 04:18:45 +02:00
|
|
|
cc->gdb_read_register = alpha_cpu_gdb_read_register;
|
|
|
|
cc->gdb_write_register = alpha_cpu_gdb_write_register;
|
2013-08-26 03:01:33 +02:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
cc->handle_mmu_fault = alpha_cpu_handle_mmu_fault;
|
|
|
|
#else
|
2013-06-29 18:55:54 +02:00
|
|
|
cc->do_unassigned_access = alpha_cpu_unassigned_access;
|
|
|
|
cc->get_phys_page_debug = alpha_cpu_get_phys_page_debug;
|
|
|
|
dc->vmsd = &vmstate_alpha_cpu;
|
|
|
|
#endif
|
2013-06-28 23:18:47 +02:00
|
|
|
cc->gdb_num_core_regs = 67;
|
2013-01-21 18:26:21 +01:00
|
|
|
}
|
|
|
|
|
2012-04-06 19:46:48 +02:00
|
|
|
static const TypeInfo alpha_cpu_type_info = {
|
|
|
|
.name = TYPE_ALPHA_CPU,
|
|
|
|
.parent = TYPE_CPU,
|
|
|
|
.instance_size = sizeof(AlphaCPU),
|
2012-04-07 01:19:45 +02:00
|
|
|
.instance_init = alpha_cpu_initfn,
|
2012-10-15 17:33:32 +02:00
|
|
|
.abstract = true,
|
2012-04-06 19:46:48 +02:00
|
|
|
.class_size = sizeof(AlphaCPUClass),
|
2013-01-21 18:26:21 +01:00
|
|
|
.class_init = alpha_cpu_class_init,
|
2012-04-06 19:46:48 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
static void alpha_cpu_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&alpha_cpu_type_info);
|
2012-10-15 17:33:32 +02:00
|
|
|
type_register_static(&ev4_cpu_type_info);
|
|
|
|
type_register_static(&ev5_cpu_type_info);
|
|
|
|
type_register_static(&ev56_cpu_type_info);
|
|
|
|
type_register_static(&pca56_cpu_type_info);
|
|
|
|
type_register_static(&ev6_cpu_type_info);
|
|
|
|
type_register_static(&ev67_cpu_type_info);
|
|
|
|
type_register_static(&ev68_cpu_type_info);
|
2012-04-06 19:46:48 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
type_init(alpha_cpu_register_types)
|