2023-03-07 03:58:19 +01:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
|
|
|
##
|
|
|
|
## Copyright(c) 2022-2023 Qualcomm Innovation Center, Inc. All Rights Reserved.
|
|
|
|
##
|
|
|
|
## This program is free software; you can redistribute it and/or modify
|
|
|
|
## it under the terms of the GNU General Public License as published by
|
|
|
|
## the Free Software Foundation; either version 2 of the License, or
|
|
|
|
## (at your option) any later version.
|
|
|
|
##
|
|
|
|
## This program is distributed in the hope that it will be useful,
|
|
|
|
## but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
## GNU General Public License for more details.
|
|
|
|
##
|
|
|
|
## You should have received a copy of the GNU General Public License
|
|
|
|
## along with this program; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
##
|
|
|
|
|
|
|
|
import sys
|
|
|
|
import re
|
|
|
|
import string
|
|
|
|
import hex_common
|
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
|
2023-03-07 03:58:19 +01:00
|
|
|
##
|
|
|
|
## Helpers for gen_analyze_func
|
|
|
|
##
|
|
|
|
def is_predicated(tag):
|
2023-03-20 10:25:33 +01:00
|
|
|
return "A_CONDEXEC" in hex_common.attribdict[tag]
|
|
|
|
|
2023-03-07 03:58:19 +01:00
|
|
|
|
|
|
|
def analyze_opn_old(f, tag, regtype, regid, regno):
|
2023-03-20 10:25:32 +01:00
|
|
|
regN = f"{regtype}{regid}N"
|
2023-03-07 03:58:19 +01:00
|
|
|
predicated = "true" if is_predicated(tag) else "false"
|
2023-03-20 10:25:33 +01:00
|
|
|
if regtype == "R":
|
|
|
|
if regid in {"ss", "tt"}:
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_reg_read_pair(ctx, {regN});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"dd", "ee", "xx", "yy"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_reg_write_pair(ctx, {regN}, {predicated});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"s", "t", "u", "v"}:
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_reg_read(ctx, {regN});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"d", "e", "x", "y"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_reg_write(ctx, {regN}, {predicated});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "P":
|
|
|
|
if regid in {"s", "t", "u", "v"}:
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_pred_read(ctx, {regN});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"d", "e", "x"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_pred_write(ctx, {regN});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "C":
|
|
|
|
if regid == "ss":
|
|
|
|
f.write(
|
2023-04-28 01:00:01 +02:00
|
|
|
f" const int {regN} = insn->regno[{regno}] "
|
|
|
|
"+ HEX_REG_SA0;\n"
|
2023-03-20 10:25:33 +01:00
|
|
|
)
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" ctx_log_reg_read_pair(ctx, {regN});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid == "dd":
|
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}] " "+ HEX_REG_SA0;\n")
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f" ctx_log_reg_write_pair(ctx, {regN}, {predicated});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid == "s":
|
|
|
|
f.write(
|
2023-04-28 01:00:01 +02:00
|
|
|
f" const int {regN} = insn->regno[{regno}] "
|
|
|
|
"+ HEX_REG_SA0;\n"
|
2023-03-20 10:25:33 +01:00
|
|
|
)
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" ctx_log_reg_read(ctx, {regN});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid == "d":
|
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}] " "+ HEX_REG_SA0;\n")
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f" ctx_log_reg_write(ctx, {regN}, {predicated});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "M":
|
|
|
|
if regid == "u":
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_reg_read(ctx, {regN});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "V":
|
2023-03-07 03:58:21 +01:00
|
|
|
newv = "EXT_DFL"
|
2023-03-20 10:25:33 +01:00
|
|
|
if hex_common.is_new_result(tag):
|
2023-03-07 03:58:21 +01:00
|
|
|
newv = "EXT_NEW"
|
2023-03-20 10:25:33 +01:00
|
|
|
elif hex_common.is_tmp_result(tag):
|
2023-03-07 03:58:21 +01:00
|
|
|
newv = "EXT_TMP"
|
2023-03-20 10:25:33 +01:00
|
|
|
if regid in {"dd", "xx"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
f.write(
|
|
|
|
f" ctx_log_vreg_write_pair(ctx, {regN}, {newv}, " f"{predicated});\n"
|
|
|
|
)
|
|
|
|
elif regid in {"uu", "vv"}:
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_vreg_read_pair(ctx, {regN});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"s", "u", "v", "w"}:
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_vreg_read(ctx, {regN});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"d", "x", "y"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
f.write(f" ctx_log_vreg_write(ctx, {regN}, {newv}, " f"{predicated});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "Q":
|
|
|
|
if regid in {"d", "e", "x"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_qreg_write(ctx, {regN});\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"s", "t", "u", "v"}:
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_qreg_read(ctx, {regN});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "G":
|
|
|
|
if regid in {"dd"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"// const int {regN} = insn->regno[{regno}];\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"d"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"// const int {regN} = insn->regno[{regno}];\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"ss"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"// const int {regN} = insn->regno[{regno}];\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"s"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"// const int {regN} = insn->regno[{regno}];\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "S":
|
|
|
|
if regid in {"dd"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"// const int {regN} = insn->regno[{regno}];\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"d"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"// const int {regN} = insn->regno[{regno}];\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"ss"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"// const int {regN} = insn->regno[{regno}];\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regid in {"s"}:
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"// const int {regN} = insn->regno[{regno}];\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-07 03:58:19 +01:00
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
|
2023-03-07 03:58:19 +01:00
|
|
|
def analyze_opn_new(f, tag, regtype, regid, regno):
|
2023-03-20 10:25:32 +01:00
|
|
|
regN = f"{regtype}{regid}N"
|
2023-03-20 10:25:33 +01:00
|
|
|
if regtype == "N":
|
|
|
|
if regid in {"s", "t"}:
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_reg_read(ctx, {regN});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "P":
|
|
|
|
if regid in {"t", "u", "v"}:
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_pred_read(ctx, {regN});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif regtype == "O":
|
|
|
|
if regid == "s":
|
2023-04-28 01:00:01 +02:00
|
|
|
f.write(f" const int {regN} = insn->regno[{regno}];\n")
|
|
|
|
f.write(f" ctx_log_vreg_read(ctx, {regN});\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-04 18:17:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-07 03:58:19 +01:00
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
|
2023-05-24 16:41:47 +02:00
|
|
|
def analyze_opn(f, tag, regtype, regid, i):
|
2023-03-20 10:25:33 +01:00
|
|
|
if hex_common.is_pair(regid):
|
2023-03-07 03:58:19 +01:00
|
|
|
analyze_opn_old(f, tag, regtype, regid, i)
|
2023-03-20 10:25:33 +01:00
|
|
|
elif hex_common.is_single(regid):
|
2023-03-07 03:58:19 +01:00
|
|
|
if hex_common.is_old_val(regtype, regid, tag):
|
2023-03-20 10:25:33 +01:00
|
|
|
analyze_opn_old(f, tag, regtype, regid, i)
|
2023-03-07 03:58:19 +01:00
|
|
|
elif hex_common.is_new_val(regtype, regid, tag):
|
|
|
|
analyze_opn_new(f, tag, regtype, regid, i)
|
|
|
|
else:
|
2023-05-24 16:41:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-07 03:58:19 +01:00
|
|
|
else:
|
2023-05-24 16:41:47 +02:00
|
|
|
hex_common.bad_register(regtype, regid)
|
2023-03-07 03:58:19 +01:00
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
|
2023-03-07 03:58:19 +01:00
|
|
|
##
|
|
|
|
## Generate the code to analyze the instruction
|
|
|
|
## For A2_add: Rd32=add(Rs32,Rt32), { RdV=RsV+RtV;}
|
|
|
|
## We produce:
|
|
|
|
## static void analyze_A2_add(DisasContext *ctx)
|
|
|
|
## {
|
|
|
|
## Insn *insn G_GNUC_UNUSED = ctx->insn;
|
|
|
|
## const int RdN = insn->regno[0];
|
|
|
|
## ctx_log_reg_write(ctx, RdN, false);
|
2023-04-28 01:00:01 +02:00
|
|
|
## const int RsN = insn->regno[1];
|
|
|
|
## ctx_log_reg_read(ctx, RsN);
|
|
|
|
## const int RtN = insn->regno[2];
|
|
|
|
## ctx_log_reg_read(ctx, RtN);
|
2023-03-07 03:58:19 +01:00
|
|
|
## }
|
|
|
|
##
|
|
|
|
def gen_analyze_func(f, tag, regs, imms):
|
2023-03-20 10:25:32 +01:00
|
|
|
f.write(f"static void analyze_{tag}(DisasContext *ctx)\n")
|
2023-03-20 10:25:33 +01:00
|
|
|
f.write("{\n")
|
2023-03-07 03:58:19 +01:00
|
|
|
|
|
|
|
f.write(" Insn *insn G_GNUC_UNUSED = ctx->insn;\n")
|
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
i = 0
|
2023-03-07 03:58:19 +01:00
|
|
|
## Analyze all the registers
|
2023-05-24 16:41:47 +02:00
|
|
|
for regtype, regid in regs:
|
|
|
|
analyze_opn(f, tag, regtype, regid, i)
|
2023-03-07 03:58:19 +01:00
|
|
|
i += 1
|
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
has_generated_helper = not hex_common.skip_qemu_helper(
|
|
|
|
tag
|
|
|
|
) and not hex_common.is_idef_parser_enabled(tag)
|
2023-03-07 03:58:19 +01:00
|
|
|
|
2023-04-28 01:00:05 +02:00
|
|
|
## Mark HVX instructions with generated helpers
|
|
|
|
if (has_generated_helper and
|
|
|
|
"A_CVI" in hex_common.attribdict[tag]):
|
|
|
|
f.write(" ctx->has_hvx_helper = true;\n")
|
|
|
|
|
2023-03-07 03:58:19 +01:00
|
|
|
f.write("}\n\n")
|
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
|
2023-03-07 03:58:19 +01:00
|
|
|
def main():
|
|
|
|
hex_common.read_semantics_file(sys.argv[1])
|
|
|
|
hex_common.read_attribs_file(sys.argv[2])
|
|
|
|
hex_common.read_overrides_file(sys.argv[3])
|
|
|
|
hex_common.read_overrides_file(sys.argv[4])
|
|
|
|
## Whether or not idef-parser is enabled is
|
|
|
|
## determined by the number of arguments to
|
|
|
|
## this script:
|
|
|
|
##
|
|
|
|
## 5 args. -> not enabled,
|
|
|
|
## 6 args. -> idef-parser enabled.
|
|
|
|
##
|
|
|
|
## The 6:th arg. then holds a list of the successfully
|
|
|
|
## parsed instructions.
|
|
|
|
is_idef_parser_enabled = len(sys.argv) > 6
|
|
|
|
if is_idef_parser_enabled:
|
|
|
|
hex_common.read_idef_parser_enabled_file(sys.argv[5])
|
|
|
|
hex_common.calculate_attribs()
|
|
|
|
tagregs = hex_common.get_tagregs()
|
|
|
|
tagimms = hex_common.get_tagimms()
|
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
with open(sys.argv[-1], "w") as f:
|
2023-03-07 03:58:19 +01:00
|
|
|
f.write("#ifndef HEXAGON_TCG_FUNCS_H\n")
|
|
|
|
f.write("#define HEXAGON_TCG_FUNCS_H\n\n")
|
|
|
|
|
|
|
|
for tag in hex_common.tags:
|
|
|
|
gen_analyze_func(f, tag, tagregs[tag], tagimms[tag])
|
|
|
|
|
|
|
|
f.write("#endif /* HEXAGON_TCG_FUNCS_H */\n")
|
|
|
|
|
2023-03-20 10:25:33 +01:00
|
|
|
|
2023-03-07 03:58:19 +01:00
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|