From 39dd32eed2d56fd8f5f5cbdc16ec7fe2faae447a Mon Sep 17 00:00:00 2001 From: aurel32 Date: Fri, 5 Sep 2008 14:19:43 +0000 Subject: [PATCH] ppc: Convert op_add, op_addi to TCG Replace op_add with tcg_gen_add_tl and op_addi with tcg_gen_addi_tl. Signed-off-by: Andreas Faerber Signed-off-by: Aurelien Jarno git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@5167 c046a42c-6fe2-441c-8c8c-71466251a162 --- target-ppc/op.c | 13 ------------- target-ppc/translate.c | 34 +++++++++++++++++++--------------- 2 files changed, 19 insertions(+), 28 deletions(-) diff --git a/target-ppc/op.c b/target-ppc/op.c index 5451fd47a3..4ee411b81a 100644 --- a/target-ppc/op.c +++ b/target-ppc/op.c @@ -602,12 +602,6 @@ void OPPROTO op_dec_ctr (void) /*** Integer arithmetic ***/ /* add */ -void OPPROTO op_add (void) -{ - T0 += T1; - RETURN(); -} - void OPPROTO op_check_addo (void) { xer_ov = (((uint32_t)T2 ^ (uint32_t)T1 ^ UINT32_MAX) & @@ -664,13 +658,6 @@ void OPPROTO op_adde_64 (void) } #endif -/* add immediate */ -void OPPROTO op_addi (void) -{ - T0 += (int32_t)PARAM1; - RETURN(); -} - /* add to minus one extended */ void OPPROTO op_add_me (void) { diff --git a/target-ppc/translate.c b/target-ppc/translate.c index d952276823..f505be18c3 100644 --- a/target-ppc/translate.c +++ b/target-ppc/translate.c @@ -827,10 +827,14 @@ __GEN_INT_ARITH1_O_64(name##o, opc1, opc2, opc3 | 0x10, type) #endif /* add add. addo addo. */ +static always_inline void gen_op_add (void) +{ + tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); +} static always_inline void gen_op_addo (void) { tcg_gen_mov_tl(cpu_T[2], cpu_T[0]); - gen_op_add(); + tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); gen_op_check_addo(); } #if defined(TARGET_PPC64) @@ -838,7 +842,7 @@ static always_inline void gen_op_addo (void) static always_inline void gen_op_addo_64 (void) { tcg_gen_mov_tl(cpu_T[2], cpu_T[0]); - gen_op_add(); + tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); gen_op_check_addo_64(); } #endif @@ -847,13 +851,13 @@ GEN_INT_ARITH2_64 (add, 0x1F, 0x0A, 0x08, PPC_INTEGER); static always_inline void gen_op_addc (void) { tcg_gen_mov_tl(cpu_T[2], cpu_T[0]); - gen_op_add(); + tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); gen_op_check_addc(); } static always_inline void gen_op_addco (void) { tcg_gen_mov_tl(cpu_T[2], cpu_T[0]); - gen_op_add(); + tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); gen_op_check_addc(); gen_op_check_addo(); } @@ -861,13 +865,13 @@ static always_inline void gen_op_addco (void) static always_inline void gen_op_addc_64 (void) { tcg_gen_mov_tl(cpu_T[2], cpu_T[0]); - gen_op_add(); + tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); gen_op_check_addc_64(); } static always_inline void gen_op_addco_64 (void) { tcg_gen_mov_tl(cpu_T[2], cpu_T[0]); - gen_op_add(); + tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); gen_op_check_addc_64(); gen_op_check_addo_64(); } @@ -1022,7 +1026,7 @@ GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER) } else { tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]); if (likely(simm != 0)) - gen_op_addi(simm); + tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm); } tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]); } @@ -1034,7 +1038,7 @@ GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER) tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]); if (likely(simm != 0)) { tcg_gen_mov_tl(cpu_T[2], cpu_T[0]); - gen_op_addi(simm); + tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm); #if defined(TARGET_PPC64) if (ctx->sf_mode) gen_op_check_addc_64(); @@ -1054,7 +1058,7 @@ GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER) tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]); if (likely(simm != 0)) { tcg_gen_mov_tl(cpu_T[2], cpu_T[0]); - gen_op_addi(simm); + tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm); #if defined(TARGET_PPC64) if (ctx->sf_mode) gen_op_check_addc_64(); @@ -1078,7 +1082,7 @@ GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER) } else { tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]); if (likely(simm != 0)) - gen_op_addi(simm << 16); + tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm << 16); } tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]); } @@ -2118,7 +2122,7 @@ static always_inline void gen_addr_imm_index (DisasContext *ctx, } else { tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]); if (likely(simm != 0)) - gen_op_addi(simm); + tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm); } #ifdef DEBUG_MEMORY_ACCESSES gen_op_print_mem_EA(); @@ -2132,7 +2136,7 @@ static always_inline void gen_addr_reg_index (DisasContext *ctx) } else { tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]); tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]); - gen_op_add(); + tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); } #ifdef DEBUG_MEMORY_ACCESSES gen_op_print_mem_EA(); @@ -2331,7 +2335,7 @@ GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX) gen_addr_imm_index(ctx, 0x0F); op_ldst(ld); tcg_gen_mov_tl(cpu_gpr[rd], cpu_T[1]); - gen_op_addi(8); + tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 8); op_ldst(ld); tcg_gen_mov_tl(cpu_gpr[rd + 1], cpu_T[1]); #endif @@ -2427,7 +2431,7 @@ GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B) gen_addr_imm_index(ctx, 0x03); tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rs]); op_ldst(std); - gen_op_addi(8); + tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 8); tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rs + 1]); op_ldst(std); #endif @@ -5346,7 +5350,7 @@ static always_inline void gen_addr_spe_imm_index (DisasContext *ctx, int sh) } else { tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]); if (likely(simm != 0)) - gen_op_addi(simm << sh); + tcg_gen_addi_tl(cpu_T[0], cpu_T[0], simm << sh); } }