target/riscv: Use PRV_RESERVED instead of PRV_H
PRV_H has no real meaning, but just a reserved privilege mode currently. Signed-off-by: Weiwei Li <liweiwei@iscas.ac.cn> Signed-off-by: Junqiang Wang <wangjunqiang@iscas.ac.cn> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-Id: <20230407014743.18779-3-liweiwei@iscas.ac.cn> [ Changes by AF: - Convert one missing use of PRV_H ] Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
This commit is contained in:
parent
04803c3ddb
commit
44b8f74b00
@ -684,7 +684,7 @@ static inline RISCVMXL cpu_recompute_xl(CPURISCVState *env)
|
||||
case PRV_U:
|
||||
xl = get_field(env->mstatus, MSTATUS64_UXL);
|
||||
break;
|
||||
default: /* PRV_S | PRV_H */
|
||||
default: /* PRV_S */
|
||||
xl = get_field(env->mstatus, MSTATUS64_SXL);
|
||||
break;
|
||||
}
|
||||
|
@ -608,7 +608,7 @@ typedef enum {
|
||||
/* Privilege modes */
|
||||
#define PRV_U 0
|
||||
#define PRV_S 1
|
||||
#define PRV_H 2 /* Reserved */
|
||||
#define PRV_RESERVED 2
|
||||
#define PRV_M 3
|
||||
|
||||
/* RV32 satp CSR field masks */
|
||||
|
@ -650,7 +650,7 @@ void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv)
|
||||
if (newpriv > PRV_M) {
|
||||
g_assert_not_reached();
|
||||
}
|
||||
if (newpriv == PRV_H) {
|
||||
if (newpriv == PRV_RESERVED) {
|
||||
newpriv = PRV_U;
|
||||
}
|
||||
if (icount_enabled() && newpriv != env->priv) {
|
||||
|
@ -203,7 +203,7 @@ static int riscv_gdb_set_virtual(CPURISCVState *cs, uint8_t *mem_buf, int n)
|
||||
if (n == 0) {
|
||||
#ifndef CONFIG_USER_ONLY
|
||||
cs->priv = ldtul_p(mem_buf) & 0x3;
|
||||
if (cs->priv == PRV_H) {
|
||||
if (cs->priv == PRV_RESERVED) {
|
||||
cs->priv = PRV_S;
|
||||
}
|
||||
#endif
|
||||
|
@ -141,7 +141,7 @@ static void check_zicbo_envcfg(CPURISCVState *env, target_ulong envbits,
|
||||
}
|
||||
|
||||
if (env->virt_enabled &&
|
||||
(((env->priv < PRV_H) && !get_field(env->henvcfg, envbits)) ||
|
||||
(((env->priv <= PRV_S) && !get_field(env->henvcfg, envbits)) ||
|
||||
((env->priv < PRV_S) && !get_field(env->senvcfg, envbits)))) {
|
||||
riscv_raise_exception(env, RISCV_EXCP_VIRT_INSTRUCTION_FAULT, ra);
|
||||
}
|
||||
|
Loading…
Reference in New Issue
Block a user