hw/riscv: spike: Allow creating multiple NUMA sockets
We extend RISC-V spike machine to allow creating a multi-socket machine. Each RISC-V spike machine socket is a NUMA node having a set of HARTs, a memory instance, and a CLINT instance. Other devices are shared between all sockets. We also update the generated device tree accordingly. By default, NUMA multi-socket support is disabled for RISC-V spike machine. To enable it, users can use "-numa" command-line options of QEMU. Example1: For two NUMA nodes with 2 CPUs each, append following to command-line options: "-smp 4 -numa node -numa node" Example2: For two NUMA nodes with 1 and 3 CPUs, append following to command-line options: "-smp 4 -numa node -numa node -numa cpu,node-id=0,core-id=0 \ -numa cpu,node-id=1,core-id=1 -numa cpu,node-id=1,core-id=2 \ -numa cpu,node-id=1,core-id=3" The maximum number of sockets in a RISC-V spike machine is 8 but this limit can be changed in future. Signed-off-by: Anup Patel <anup.patel@wdc.com> Reviewed-by: Atish Patra <atish.patra@wdc.com> Message-Id: <20200616032229.766089-5-anup.patel@wdc.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
This commit is contained in:
parent
83fcaefd9d
commit
a7172791e3
234
hw/riscv/spike.c
234
hw/riscv/spike.c
|
@ -36,6 +36,7 @@
|
||||||
#include "hw/riscv/sifive_clint.h"
|
#include "hw/riscv/sifive_clint.h"
|
||||||
#include "hw/riscv/spike.h"
|
#include "hw/riscv/spike.h"
|
||||||
#include "hw/riscv/boot.h"
|
#include "hw/riscv/boot.h"
|
||||||
|
#include "hw/riscv/numa.h"
|
||||||
#include "chardev/char.h"
|
#include "chardev/char.h"
|
||||||
#include "sysemu/arch_init.h"
|
#include "sysemu/arch_init.h"
|
||||||
#include "sysemu/device_tree.h"
|
#include "sysemu/device_tree.h"
|
||||||
|
@ -66,9 +67,14 @@ static void create_fdt(SpikeState *s, const struct MemmapEntry *memmap,
|
||||||
uint64_t mem_size, const char *cmdline)
|
uint64_t mem_size, const char *cmdline)
|
||||||
{
|
{
|
||||||
void *fdt;
|
void *fdt;
|
||||||
int cpu;
|
uint64_t addr, size;
|
||||||
uint32_t *cells;
|
unsigned long clint_addr;
|
||||||
char *nodename;
|
int cpu, socket;
|
||||||
|
MachineState *mc = MACHINE(s);
|
||||||
|
uint32_t *clint_cells;
|
||||||
|
uint32_t cpu_phandle, intc_phandle, phandle = 1;
|
||||||
|
char *name, *mem_name, *clint_name, *clust_name;
|
||||||
|
char *core_name, *cpu_name, *intc_name;
|
||||||
|
|
||||||
fdt = s->fdt = create_device_tree(&s->fdt_size);
|
fdt = s->fdt = create_device_tree(&s->fdt_size);
|
||||||
if (!fdt) {
|
if (!fdt) {
|
||||||
|
@ -90,68 +96,91 @@ static void create_fdt(SpikeState *s, const struct MemmapEntry *memmap,
|
||||||
qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
|
qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
|
||||||
qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
|
qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
|
||||||
|
|
||||||
nodename = g_strdup_printf("/memory@%lx",
|
|
||||||
(long)memmap[SPIKE_DRAM].base);
|
|
||||||
qemu_fdt_add_subnode(fdt, nodename);
|
|
||||||
qemu_fdt_setprop_cells(fdt, nodename, "reg",
|
|
||||||
memmap[SPIKE_DRAM].base >> 32, memmap[SPIKE_DRAM].base,
|
|
||||||
mem_size >> 32, mem_size);
|
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
|
|
||||||
g_free(nodename);
|
|
||||||
|
|
||||||
qemu_fdt_add_subnode(fdt, "/cpus");
|
qemu_fdt_add_subnode(fdt, "/cpus");
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
|
qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
|
||||||
SIFIVE_CLINT_TIMEBASE_FREQ);
|
SIFIVE_CLINT_TIMEBASE_FREQ);
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
|
||||||
qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
|
qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
|
||||||
|
qemu_fdt_add_subnode(fdt, "/cpus/cpu-map");
|
||||||
|
|
||||||
for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) {
|
for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
|
||||||
nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
|
clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
|
||||||
char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
|
qemu_fdt_add_subnode(fdt, clust_name);
|
||||||
char *isa = riscv_isa_string(&s->soc.harts[cpu]);
|
|
||||||
qemu_fdt_add_subnode(fdt, nodename);
|
clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
|
||||||
|
|
||||||
|
for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
|
||||||
|
cpu_phandle = phandle++;
|
||||||
|
|
||||||
|
cpu_name = g_strdup_printf("/cpus/cpu@%d",
|
||||||
|
s->soc[socket].hartid_base + cpu);
|
||||||
|
qemu_fdt_add_subnode(fdt, cpu_name);
|
||||||
#if defined(TARGET_RISCV32)
|
#if defined(TARGET_RISCV32)
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32");
|
qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv32");
|
||||||
#else
|
#else
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
|
qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv48");
|
||||||
#endif
|
#endif
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
|
name = riscv_isa_string(&s->soc[socket].harts[cpu]);
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
|
qemu_fdt_setprop_string(fdt, cpu_name, "riscv,isa", name);
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
|
g_free(name);
|
||||||
qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
|
qemu_fdt_setprop_string(fdt, cpu_name, "compatible", "riscv");
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
|
qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
|
||||||
qemu_fdt_add_subnode(fdt, intc);
|
qemu_fdt_setprop_cell(fdt, cpu_name, "reg",
|
||||||
qemu_fdt_setprop_cell(fdt, intc, "phandle", 1);
|
s->soc[socket].hartid_base + cpu);
|
||||||
qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
|
qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
|
||||||
qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
|
riscv_socket_fdt_write_id(mc, fdt, cpu_name, socket);
|
||||||
qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
|
qemu_fdt_setprop_cell(fdt, cpu_name, "phandle", cpu_phandle);
|
||||||
g_free(isa);
|
|
||||||
g_free(intc);
|
intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
|
||||||
g_free(nodename);
|
qemu_fdt_add_subnode(fdt, intc_name);
|
||||||
|
intc_phandle = phandle++;
|
||||||
|
qemu_fdt_setprop_cell(fdt, intc_name, "phandle", intc_phandle);
|
||||||
|
qemu_fdt_setprop_string(fdt, intc_name, "compatible",
|
||||||
|
"riscv,cpu-intc");
|
||||||
|
qemu_fdt_setprop(fdt, intc_name, "interrupt-controller", NULL, 0);
|
||||||
|
qemu_fdt_setprop_cell(fdt, intc_name, "#interrupt-cells", 1);
|
||||||
|
|
||||||
|
clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
|
||||||
|
clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
|
||||||
|
clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
|
||||||
|
clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
|
||||||
|
|
||||||
|
core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
|
||||||
|
qemu_fdt_add_subnode(fdt, core_name);
|
||||||
|
qemu_fdt_setprop_cell(fdt, core_name, "cpu", cpu_phandle);
|
||||||
|
|
||||||
|
g_free(core_name);
|
||||||
|
g_free(intc_name);
|
||||||
|
g_free(cpu_name);
|
||||||
|
}
|
||||||
|
|
||||||
|
addr = memmap[SPIKE_DRAM].base + riscv_socket_mem_offset(mc, socket);
|
||||||
|
size = riscv_socket_mem_size(mc, socket);
|
||||||
|
mem_name = g_strdup_printf("/memory@%lx", (long)addr);
|
||||||
|
qemu_fdt_add_subnode(fdt, mem_name);
|
||||||
|
qemu_fdt_setprop_cells(fdt, mem_name, "reg",
|
||||||
|
addr >> 32, addr, size >> 32, size);
|
||||||
|
qemu_fdt_setprop_string(fdt, mem_name, "device_type", "memory");
|
||||||
|
riscv_socket_fdt_write_id(mc, fdt, mem_name, socket);
|
||||||
|
g_free(mem_name);
|
||||||
|
|
||||||
|
clint_addr = memmap[SPIKE_CLINT].base +
|
||||||
|
(memmap[SPIKE_CLINT].size * socket);
|
||||||
|
clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
|
||||||
|
qemu_fdt_add_subnode(fdt, clint_name);
|
||||||
|
qemu_fdt_setprop_string(fdt, clint_name, "compatible", "riscv,clint0");
|
||||||
|
qemu_fdt_setprop_cells(fdt, clint_name, "reg",
|
||||||
|
0x0, clint_addr, 0x0, memmap[SPIKE_CLINT].size);
|
||||||
|
qemu_fdt_setprop(fdt, clint_name, "interrupts-extended",
|
||||||
|
clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
|
||||||
|
riscv_socket_fdt_write_id(mc, fdt, clint_name, socket);
|
||||||
|
|
||||||
|
g_free(clint_name);
|
||||||
|
g_free(clint_cells);
|
||||||
|
g_free(clust_name);
|
||||||
}
|
}
|
||||||
|
|
||||||
cells = g_new0(uint32_t, s->soc.num_harts * 4);
|
riscv_socket_fdt_write_distance_matrix(mc, fdt);
|
||||||
for (cpu = 0; cpu < s->soc.num_harts; cpu++) {
|
|
||||||
nodename =
|
|
||||||
g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
|
|
||||||
uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
|
|
||||||
cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
|
|
||||||
cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
|
|
||||||
cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
|
|
||||||
cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
|
|
||||||
g_free(nodename);
|
|
||||||
}
|
|
||||||
nodename = g_strdup_printf("/soc/clint@%lx",
|
|
||||||
(long)memmap[SPIKE_CLINT].base);
|
|
||||||
qemu_fdt_add_subnode(fdt, nodename);
|
|
||||||
qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0");
|
|
||||||
qemu_fdt_setprop_cells(fdt, nodename, "reg",
|
|
||||||
0x0, memmap[SPIKE_CLINT].base,
|
|
||||||
0x0, memmap[SPIKE_CLINT].size);
|
|
||||||
qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
|
|
||||||
cells, s->soc.num_harts * sizeof(uint32_t) * 4);
|
|
||||||
g_free(cells);
|
|
||||||
g_free(nodename);
|
|
||||||
|
|
||||||
if (cmdline) {
|
if (cmdline) {
|
||||||
qemu_fdt_add_subnode(fdt, "/chosen");
|
qemu_fdt_add_subnode(fdt, "/chosen");
|
||||||
|
@ -162,23 +191,59 @@ static void create_fdt(SpikeState *s, const struct MemmapEntry *memmap,
|
||||||
static void spike_board_init(MachineState *machine)
|
static void spike_board_init(MachineState *machine)
|
||||||
{
|
{
|
||||||
const struct MemmapEntry *memmap = spike_memmap;
|
const struct MemmapEntry *memmap = spike_memmap;
|
||||||
|
SpikeState *s = SPIKE_MACHINE(machine);
|
||||||
SpikeState *s = g_new0(SpikeState, 1);
|
|
||||||
MemoryRegion *system_memory = get_system_memory();
|
MemoryRegion *system_memory = get_system_memory();
|
||||||
MemoryRegion *main_mem = g_new(MemoryRegion, 1);
|
MemoryRegion *main_mem = g_new(MemoryRegion, 1);
|
||||||
MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
|
MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
|
||||||
unsigned int smp_cpus = machine->smp.cpus;
|
|
||||||
uint32_t fdt_load_addr;
|
uint32_t fdt_load_addr;
|
||||||
uint64_t kernel_entry;
|
uint64_t kernel_entry;
|
||||||
|
char *soc_name;
|
||||||
|
int i, base_hartid, hart_count;
|
||||||
|
|
||||||
/* Initialize SOC */
|
/* Check socket count limit */
|
||||||
object_initialize_child(OBJECT(machine), "soc", &s->soc,
|
if (SPIKE_SOCKETS_MAX < riscv_socket_count(machine)) {
|
||||||
TYPE_RISCV_HART_ARRAY);
|
error_report("number of sockets/nodes should be less than %d",
|
||||||
object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type,
|
SPIKE_SOCKETS_MAX);
|
||||||
&error_abort);
|
exit(1);
|
||||||
object_property_set_int(OBJECT(&s->soc), "num-harts", smp_cpus,
|
}
|
||||||
&error_abort);
|
|
||||||
sysbus_realize(SYS_BUS_DEVICE(&s->soc), &error_abort);
|
/* Initialize sockets */
|
||||||
|
for (i = 0; i < riscv_socket_count(machine); i++) {
|
||||||
|
if (!riscv_socket_check_hartids(machine, i)) {
|
||||||
|
error_report("discontinuous hartids in socket%d", i);
|
||||||
|
exit(1);
|
||||||
|
}
|
||||||
|
|
||||||
|
base_hartid = riscv_socket_first_hartid(machine, i);
|
||||||
|
if (base_hartid < 0) {
|
||||||
|
error_report("can't find hartid base for socket%d", i);
|
||||||
|
exit(1);
|
||||||
|
}
|
||||||
|
|
||||||
|
hart_count = riscv_socket_hart_count(machine, i);
|
||||||
|
if (hart_count < 0) {
|
||||||
|
error_report("can't find hart count for socket%d", i);
|
||||||
|
exit(1);
|
||||||
|
}
|
||||||
|
|
||||||
|
soc_name = g_strdup_printf("soc%d", i);
|
||||||
|
object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
|
||||||
|
TYPE_RISCV_HART_ARRAY);
|
||||||
|
g_free(soc_name);
|
||||||
|
object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
|
||||||
|
machine->cpu_type, &error_abort);
|
||||||
|
object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
|
||||||
|
base_hartid, &error_abort);
|
||||||
|
object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
|
||||||
|
hart_count, &error_abort);
|
||||||
|
sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort);
|
||||||
|
|
||||||
|
/* Core Local Interruptor (timer and IPI) for each socket */
|
||||||
|
sifive_clint_create(
|
||||||
|
memmap[SPIKE_CLINT].base + i * memmap[SPIKE_CLINT].size,
|
||||||
|
memmap[SPIKE_CLINT].size, base_hartid, hart_count,
|
||||||
|
SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, false);
|
||||||
|
}
|
||||||
|
|
||||||
/* register system main memory (actual RAM) */
|
/* register system main memory (actual RAM) */
|
||||||
memory_region_init_ram(main_mem, NULL, "riscv.spike.ram",
|
memory_region_init_ram(main_mem, NULL, "riscv.spike.ram",
|
||||||
|
@ -230,21 +295,40 @@ static void spike_board_init(MachineState *machine)
|
||||||
fdt_load_addr, s->fdt);
|
fdt_load_addr, s->fdt);
|
||||||
|
|
||||||
/* initialize HTIF using symbols found in load_kernel */
|
/* initialize HTIF using symbols found in load_kernel */
|
||||||
htif_mm_init(system_memory, mask_rom, &s->soc.harts[0].env, serial_hd(0));
|
htif_mm_init(system_memory, mask_rom,
|
||||||
|
&s->soc[0].harts[0].env, serial_hd(0));
|
||||||
/* Core Local Interruptor (timer and IPI) */
|
|
||||||
sifive_clint_create(memmap[SPIKE_CLINT].base, memmap[SPIKE_CLINT].size,
|
|
||||||
0, smp_cpus, SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE,
|
|
||||||
false);
|
|
||||||
}
|
}
|
||||||
|
|
||||||
static void spike_machine_init(MachineClass *mc)
|
static void spike_machine_instance_init(Object *obj)
|
||||||
{
|
{
|
||||||
mc->desc = "RISC-V Spike Board";
|
}
|
||||||
|
|
||||||
|
static void spike_machine_class_init(ObjectClass *oc, void *data)
|
||||||
|
{
|
||||||
|
MachineClass *mc = MACHINE_CLASS(oc);
|
||||||
|
|
||||||
|
mc->desc = "RISC-V Spike board";
|
||||||
mc->init = spike_board_init;
|
mc->init = spike_board_init;
|
||||||
mc->max_cpus = 8;
|
mc->max_cpus = SPIKE_CPUS_MAX;
|
||||||
mc->is_default = true;
|
mc->is_default = true;
|
||||||
mc->default_cpu_type = SPIKE_V1_10_0_CPU;
|
mc->default_cpu_type = SPIKE_V1_10_0_CPU;
|
||||||
|
mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
|
||||||
|
mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
|
||||||
|
mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
|
||||||
|
mc->numa_mem_supported = true;
|
||||||
}
|
}
|
||||||
|
|
||||||
DEFINE_MACHINE("spike", spike_machine_init)
|
static const TypeInfo spike_machine_typeinfo = {
|
||||||
|
.name = MACHINE_TYPE_NAME("spike"),
|
||||||
|
.parent = TYPE_MACHINE,
|
||||||
|
.class_init = spike_machine_class_init,
|
||||||
|
.instance_init = spike_machine_instance_init,
|
||||||
|
.instance_size = sizeof(SpikeState),
|
||||||
|
};
|
||||||
|
|
||||||
|
static void spike_machine_init_register_types(void)
|
||||||
|
{
|
||||||
|
type_register_static(&spike_machine_typeinfo);
|
||||||
|
}
|
||||||
|
|
||||||
|
type_init(spike_machine_init_register_types)
|
||||||
|
|
|
@ -22,12 +22,19 @@
|
||||||
#include "hw/riscv/riscv_hart.h"
|
#include "hw/riscv/riscv_hart.h"
|
||||||
#include "hw/sysbus.h"
|
#include "hw/sysbus.h"
|
||||||
|
|
||||||
|
#define SPIKE_CPUS_MAX 8
|
||||||
|
#define SPIKE_SOCKETS_MAX 8
|
||||||
|
|
||||||
|
#define TYPE_SPIKE_MACHINE MACHINE_TYPE_NAME("spike")
|
||||||
|
#define SPIKE_MACHINE(obj) \
|
||||||
|
OBJECT_CHECK(SpikeState, (obj), TYPE_SPIKE_MACHINE)
|
||||||
|
|
||||||
typedef struct {
|
typedef struct {
|
||||||
/*< private >*/
|
/*< private >*/
|
||||||
SysBusDevice parent_obj;
|
MachineState parent;
|
||||||
|
|
||||||
/*< public >*/
|
/*< public >*/
|
||||||
RISCVHartArrayState soc;
|
RISCVHartArrayState soc[SPIKE_SOCKETS_MAX];
|
||||||
void *fdt;
|
void *fdt;
|
||||||
int fdt_size;
|
int fdt_size;
|
||||||
} SpikeState;
|
} SpikeState;
|
||||||
|
|
Loading…
Reference in New Issue