target/arm: Mark up VNCR offsets (offsets 0x100..0x160)
Mark up the cpreginfo structs to indicate offsets for system registers from VNCR_EL2, as defined in table D8-66 in rule R_CSRPQ in the Arm ARM. This commit covers offsets 0x100 to 0x160. Many (but not all) of the registers in this range have _EL12 aliases, and the slot in memory is shared between the _EL12 version of the register and the _EL1 version. Where we programmatically generate the regdef for the _EL12 register, arrange that its nv2_redirect_offset is set up correctly to do this. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Tested-by: Miguel Luis <miguel.luis@oracle.com>
This commit is contained in:
parent
dfe8a9ee6a
commit
bb7b95b070
@ -960,6 +960,7 @@ static const ARMCPRegInfo debug_cp_reginfo[] = {
|
||||
.cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2,
|
||||
.access = PL1_RW, .accessfn = access_tda,
|
||||
.fgt = FGT_MDSCR_EL1,
|
||||
.nv2_redirect_offset = 0x158,
|
||||
.fieldoffset = offsetof(CPUARMState, cp15.mdscr_el1),
|
||||
.resetvalue = 0 },
|
||||
/*
|
||||
|
@ -647,6 +647,7 @@ static const ARMCPRegInfo cp_reginfo[] = {
|
||||
.opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1,
|
||||
.access = PL1_RW, .accessfn = access_tvm_trvm,
|
||||
.fgt = FGT_CONTEXTIDR_EL1,
|
||||
.nv2_redirect_offset = 0x108 | NV2_REDIR_NV1,
|
||||
.secure = ARM_CP_SECSTATE_NS,
|
||||
.fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[1]),
|
||||
.resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, },
|
||||
@ -883,6 +884,7 @@ static const ARMCPRegInfo v6_cp_reginfo[] = {
|
||||
{ .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3,
|
||||
.crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access,
|
||||
.fgt = FGT_CPACR_EL1,
|
||||
.nv2_redirect_offset = 0x100 | NV2_REDIR_NV1,
|
||||
.access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1),
|
||||
.resetfn = cpacr_reset, .writefn = cpacr_write, .readfn = cpacr_read },
|
||||
};
|
||||
@ -2250,11 +2252,13 @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
|
||||
.opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 0,
|
||||
.access = PL1_RW, .accessfn = access_tvm_trvm,
|
||||
.fgt = FGT_AFSR0_EL1,
|
||||
.nv2_redirect_offset = 0x128 | NV2_REDIR_NV1,
|
||||
.type = ARM_CP_CONST, .resetvalue = 0 },
|
||||
{ .name = "AFSR1_EL1", .state = ARM_CP_STATE_BOTH,
|
||||
.opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1,
|
||||
.access = PL1_RW, .accessfn = access_tvm_trvm,
|
||||
.fgt = FGT_AFSR1_EL1,
|
||||
.nv2_redirect_offset = 0x130 | NV2_REDIR_NV1,
|
||||
.type = ARM_CP_CONST, .resetvalue = 0 },
|
||||
/*
|
||||
* MAIR can just read-as-written because we don't implement caches
|
||||
@ -2264,6 +2268,7 @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
|
||||
.opc0 = 3, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0,
|
||||
.access = PL1_RW, .accessfn = access_tvm_trvm,
|
||||
.fgt = FGT_MAIR_EL1,
|
||||
.nv2_redirect_offset = 0x140 | NV2_REDIR_NV1,
|
||||
.fieldoffset = offsetof(CPUARMState, cp15.mair_el[1]),
|
||||
.resetvalue = 0 },
|
||||
{ .name = "MAIR_EL3", .state = ARM_CP_STATE_AA64,
|
||||
@ -4287,6 +4292,7 @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = {
|
||||
.opc0 = 3, .crn = 5, .crm = 2, .opc1 = 0, .opc2 = 0,
|
||||
.access = PL1_RW, .accessfn = access_tvm_trvm,
|
||||
.fgt = FGT_ESR_EL1,
|
||||
.nv2_redirect_offset = 0x138 | NV2_REDIR_NV1,
|
||||
.fieldoffset = offsetof(CPUARMState, cp15.esr_el[1]), .resetvalue = 0, },
|
||||
{ .name = "TTBR0_EL1", .state = ARM_CP_STATE_BOTH,
|
||||
.opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 0,
|
||||
@ -4306,6 +4312,7 @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = {
|
||||
.opc0 = 3, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2,
|
||||
.access = PL1_RW, .accessfn = access_tvm_trvm,
|
||||
.fgt = FGT_TCR_EL1,
|
||||
.nv2_redirect_offset = 0x120 | NV2_REDIR_NV1,
|
||||
.writefn = vmsa_tcr_el12_write,
|
||||
.raw_writefn = raw_write,
|
||||
.resetvalue = 0,
|
||||
@ -4545,6 +4552,7 @@ static const ARMCPRegInfo lpae_cp_reginfo[] = {
|
||||
.opc0 = 3, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 0,
|
||||
.access = PL1_RW, .accessfn = access_tvm_trvm,
|
||||
.fgt = FGT_AMAIR_EL1,
|
||||
.nv2_redirect_offset = 0x148 | NV2_REDIR_NV1,
|
||||
.type = ARM_CP_CONST, .resetvalue = 0 },
|
||||
/* AMAIR1 is mapped to AMAIR_EL1[63:32] */
|
||||
{ .name = "AMAIR1", .cp = 15, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 1,
|
||||
@ -5734,6 +5742,7 @@ static const ARMCPRegInfo v8_cp_reginfo[] = {
|
||||
.type = ARM_CP_ALIAS,
|
||||
.opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0,
|
||||
.access = PL1_RW, .accessfn = access_nv1,
|
||||
.nv2_redirect_offset = 0x160 | NV2_REDIR_NV1,
|
||||
.fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) },
|
||||
/*
|
||||
* We rely on the access checks not allowing the guest to write to the
|
||||
@ -6726,6 +6735,17 @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu)
|
||||
new_reg->writefn = el2_e2h_e12_write;
|
||||
new_reg->accessfn = el2_e2h_e12_access;
|
||||
|
||||
/*
|
||||
* If the _EL1 register is redirected to memory by FEAT_NV2,
|
||||
* then it shares the offset with the _EL12 register,
|
||||
* and which one is redirected depends on HCR_EL2.NV1.
|
||||
*/
|
||||
if (new_reg->nv2_redirect_offset) {
|
||||
assert(new_reg->nv2_redirect_offset & NV2_REDIR_NV1);
|
||||
new_reg->nv2_redirect_offset &= ~NV2_REDIR_NV1;
|
||||
new_reg->nv2_redirect_offset |= NV2_REDIR_NO_NV1;
|
||||
}
|
||||
|
||||
ok = g_hash_table_insert(cpu->cp_regs,
|
||||
(gpointer)(uintptr_t)a->new_key, new_reg);
|
||||
g_assert(ok);
|
||||
@ -9438,6 +9458,7 @@ void register_cp_regs_for_features(ARMCPU *cpu)
|
||||
{ .name = "ACTLR_EL1", .state = ARM_CP_STATE_BOTH,
|
||||
.opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 1,
|
||||
.access = PL1_RW, .accessfn = access_tacr,
|
||||
.nv2_redirect_offset = 0x118,
|
||||
.type = ARM_CP_CONST, .resetvalue = cpu->reset_auxcr },
|
||||
{ .name = "ACTLR_EL2", .state = ARM_CP_STATE_BOTH,
|
||||
.opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 1,
|
||||
@ -9523,6 +9544,7 @@ void register_cp_regs_for_features(ARMCPU *cpu)
|
||||
.opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0,
|
||||
.access = PL1_RW, .accessfn = access_tvm_trvm,
|
||||
.fgt = FGT_SCTLR_EL1,
|
||||
.nv2_redirect_offset = 0x110 | NV2_REDIR_NV1,
|
||||
.bank_fieldoffsets = { offsetof(CPUARMState, cp15.sctlr_s),
|
||||
offsetof(CPUARMState, cp15.sctlr_ns) },
|
||||
.writefn = sctlr_write, .resetvalue = cpu->reset_sctlr,
|
||||
|
Loading…
Reference in New Issue
Block a user