d944293d9a
The current EXRL tests crash on real machines: we must not use r0 as a base
register for trt/trtr, otherwise the content gets ignored. Also, we must
not use r0 for exrl, otherwise it gets ignored.
Let's use the "a" constraint so we get a general purpose register != r0.
For op2, we can simply specify a memory operand directly via "Q" (Memory
reference without index register and with short displacement).
Fixes: ad8c851d2e
("target/s390x: add EX support for TRT and TRTR")
Signed-off-by: David Hildenbrand <david@redhat.com>
Reviewed-by: Thomas Huth <thuth@redhat.com>
Message-Id: <20210111163845.18148-5-david@redhat.com>
Signed-off-by: Cornelia Huck <cohuck@redhat.com>
49 lines
1.0 KiB
C
49 lines
1.0 KiB
C
#include <stdint.h>
|
|
#include <unistd.h>
|
|
|
|
int main(void)
|
|
{
|
|
char op1[] = {0, 1, 2, 3};
|
|
char op2[256];
|
|
uint64_t r1 = 0xffffffffffffffffull;
|
|
uint64_t r2 = 0xffffffffffffffffull;
|
|
uint64_t cc;
|
|
int i;
|
|
|
|
for (i = 0; i < 256; i++) {
|
|
if (i == 1) {
|
|
op2[i] = 0xbb;
|
|
} else {
|
|
op2[i] = 0;
|
|
}
|
|
}
|
|
asm volatile(
|
|
" j 2f\n"
|
|
"1: trtr 3(1,%[op1]),%[op2]\n"
|
|
"2: exrl %[op1_len],1b\n"
|
|
" lgr %[r1],%%r1\n"
|
|
" lgr %[r2],%%r2\n"
|
|
" ipm %[cc]\n"
|
|
: [r1] "+r" (r1),
|
|
[r2] "+r" (r2),
|
|
[cc] "=r" (cc)
|
|
: [op1] "a" (&op1),
|
|
[op1_len] "a" (3),
|
|
[op2] "Q" (op2)
|
|
: "r1", "r2", "cc");
|
|
cc = (cc >> 28) & 3;
|
|
if (cc != 1) {
|
|
write(1, "bad cc\n", 7);
|
|
return 1;
|
|
}
|
|
if ((char *)r1 != &op1[1]) {
|
|
write(1, "bad r1\n", 7);
|
|
return 1;
|
|
}
|
|
if (r2 != 0xffffffffffffffbbull) {
|
|
write(1, "bad r2\n", 7);
|
|
return 1;
|
|
}
|
|
return 0;
|
|
}
|