6bd039cdbe
There is no "version 2" of the "Lesser" General Public License. It is either "GPL version 2.0" or "Lesser GPL version 2.1". This patch replaces all occurrences of "Lesser GPL version 2" with "Lesser GPL version 2.1" in comment section. Signed-off-by: Chetan Pant <chetan4windows@gmail.com> Message-Id: <20201019061126.3102-1-chetan4windows@gmail.com> Reviewed-by: Thomas Huth <thuth@redhat.com> Signed-off-by: Thomas Huth <thuth@redhat.com>
62 lines
2.0 KiB
C
62 lines
2.0 KiB
C
/*
|
|
* PowerPC ISAV3 BookS emulation generic mmu helpers for qemu.
|
|
*
|
|
* Copyright (c) 2017 Suraj Jitindar Singh, IBM Corporation
|
|
*
|
|
* This library is free software; you can redistribute it and/or
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
* License as published by the Free Software Foundation; either
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
*
|
|
* This library is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
* Lesser General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
|
|
#include "qemu/osdep.h"
|
|
#include "cpu.h"
|
|
#include "mmu-hash64.h"
|
|
#include "mmu-book3s-v3.h"
|
|
#include "mmu-radix64.h"
|
|
|
|
int ppc64_v3_handle_mmu_fault(PowerPCCPU *cpu, vaddr eaddr, int rwx,
|
|
int mmu_idx)
|
|
{
|
|
if (ppc64_v3_radix(cpu)) { /* Guest uses radix */
|
|
return ppc_radix64_handle_mmu_fault(cpu, eaddr, rwx, mmu_idx);
|
|
} else { /* Guest uses hash */
|
|
return ppc_hash64_handle_mmu_fault(cpu, eaddr, rwx, mmu_idx);
|
|
}
|
|
}
|
|
|
|
hwaddr ppc64_v3_get_phys_page_debug(PowerPCCPU *cpu, vaddr eaddr)
|
|
{
|
|
if (ppc64_v3_radix(cpu)) {
|
|
return ppc_radix64_get_phys_page_debug(cpu, eaddr);
|
|
} else {
|
|
return ppc_hash64_get_phys_page_debug(cpu, eaddr);
|
|
}
|
|
}
|
|
|
|
bool ppc64_v3_get_pate(PowerPCCPU *cpu, target_ulong lpid, ppc_v3_pate_t *entry)
|
|
{
|
|
uint64_t patb = cpu->env.spr[SPR_PTCR] & PTCR_PATB;
|
|
uint64_t pats = cpu->env.spr[SPR_PTCR] & PTCR_PATS;
|
|
|
|
/* Calculate number of entries */
|
|
pats = 1ull << (pats + 12 - 4);
|
|
if (pats <= lpid) {
|
|
return false;
|
|
}
|
|
|
|
/* Grab entry */
|
|
patb += 16 * lpid;
|
|
entry->dw0 = ldq_phys(CPU(cpu)->as, patb);
|
|
entry->dw1 = ldq_phys(CPU(cpu)->as, patb + 8);
|
|
return true;
|
|
}
|