2006-03-27 15:58:25 +02:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/kernel/head-nommu.S
|
|
|
|
*
|
|
|
|
* Copyright (C) 1994-2002 Russell King
|
|
|
|
* Copyright (C) 2003-2006 Hyok S. Choi
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* Common kernel startup code (non-paged MM)
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#include <linux/linkage.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
|
|
|
|
#include <asm/assembler.h>
|
|
|
|
#include <asm/ptrace.h>
|
2006-05-05 16:11:14 +02:00
|
|
|
#include <asm/asm-offsets.h>
|
2012-03-28 19:30:01 +02:00
|
|
|
#include <asm/cp15.h>
|
2006-04-24 10:45:35 +02:00
|
|
|
#include <asm/thread_info.h>
|
2006-03-27 15:58:25 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Kernel startup entry point.
|
|
|
|
* ---------------------------
|
|
|
|
*
|
|
|
|
* This is normally called from the decompressor code. The requirements
|
|
|
|
* are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
|
|
|
|
* r1 = machine nr.
|
|
|
|
*
|
|
|
|
* See linux/arch/arm/tools/mach-types for the complete list of machine
|
|
|
|
* numbers for r1.
|
|
|
|
*
|
|
|
|
*/
|
2011-07-13 16:53:30 +02:00
|
|
|
.arm
|
|
|
|
|
2009-10-02 22:32:46 +02:00
|
|
|
__HEAD
|
2006-03-27 15:58:25 +02:00
|
|
|
ENTRY(stext)
|
2011-07-13 16:53:30 +02:00
|
|
|
|
|
|
|
THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
|
|
|
|
THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
|
|
|
|
THUMB( .thumb ) @ switch to Thumb now.
|
|
|
|
THUMB(1: )
|
|
|
|
|
2009-07-24 13:32:54 +02:00
|
|
|
setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
|
2006-03-27 15:58:25 +02:00
|
|
|
@ and irqs disabled
|
2006-09-26 10:36:37 +02:00
|
|
|
#ifndef CONFIG_CPU_CP15
|
|
|
|
ldr r9, =CONFIG_PROCESSOR_ID
|
|
|
|
#else
|
2006-03-27 15:58:25 +02:00
|
|
|
mrc p15, 0, r9, c0, c0 @ get processor id
|
2006-09-26 10:36:37 +02:00
|
|
|
#endif
|
2006-03-27 15:58:25 +02:00
|
|
|
bl __lookup_processor_type @ r5=procinfo r9=cpuid
|
|
|
|
movs r10, r5 @ invalid processor (r5=0)?
|
|
|
|
beq __error_p @ yes, error 'p'
|
|
|
|
|
2009-07-24 13:32:54 +02:00
|
|
|
adr lr, BSYM(__after_proc_init) @ return (PIC) address
|
|
|
|
ARM( add pc, r10, #PROCINFO_INITFUNC )
|
|
|
|
THUMB( add r12, r10, #PROCINFO_INITFUNC )
|
|
|
|
THUMB( mov pc, r12 )
|
2008-08-28 12:22:32 +02:00
|
|
|
ENDPROC(stext)
|
2006-03-27 15:58:25 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Set the Control Register and Read the process ID.
|
|
|
|
*/
|
|
|
|
__after_proc_init:
|
2006-09-26 10:36:37 +02:00
|
|
|
#ifdef CONFIG_CPU_CP15
|
2009-07-24 13:34:59 +02:00
|
|
|
/*
|
|
|
|
* CP15 system control register value returned in r0 from
|
|
|
|
* the CPU init function.
|
|
|
|
*/
|
2006-03-27 15:58:25 +02:00
|
|
|
#ifdef CONFIG_ALIGNMENT_TRAP
|
|
|
|
orr r0, r0, #CR_A
|
|
|
|
#else
|
|
|
|
bic r0, r0, #CR_A
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_CPU_DCACHE_DISABLE
|
|
|
|
bic r0, r0, #CR_C
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_CPU_BPREDICT_DISABLE
|
|
|
|
bic r0, r0, #CR_Z
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_CPU_ICACHE_DISABLE
|
|
|
|
bic r0, r0, #CR_I
|
2006-09-28 14:46:34 +02:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_CPU_HIGH_VECTOR
|
|
|
|
orr r0, r0, #CR_V
|
|
|
|
#else
|
|
|
|
bic r0, r0, #CR_V
|
2006-03-27 15:58:25 +02:00
|
|
|
#endif
|
|
|
|
mcr p15, 0, r0, c1, c0, 0 @ write control reg
|
2006-09-26 10:36:37 +02:00
|
|
|
#endif /* CONFIG_CPU_CP15 */
|
2006-03-27 15:58:25 +02:00
|
|
|
|
2010-10-01 16:42:02 +02:00
|
|
|
b __mmap_switched @ clear the BSS and jump
|
2006-03-27 15:58:25 +02:00
|
|
|
@ to start_kernel
|
2008-08-28 12:22:32 +02:00
|
|
|
ENDPROC(__after_proc_init)
|
2006-04-24 10:45:35 +02:00
|
|
|
.ltorg
|
2006-03-27 15:58:25 +02:00
|
|
|
|
|
|
|
#include "head-common.S"
|