2017-01-06 13:52:48 +01:00
|
|
|
menu "DesignWare PCI Core Support"
|
|
|
|
|
|
|
|
config PCIE_DW
|
|
|
|
bool
|
2017-02-15 14:18:18 +01:00
|
|
|
|
|
|
|
config PCIE_DW_HOST
|
|
|
|
bool
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW
|
2017-01-06 13:52:48 +01:00
|
|
|
|
2017-03-27 11:45:05 +02:00
|
|
|
config PCIE_DW_EP
|
|
|
|
bool
|
|
|
|
depends on PCI_ENDPOINT
|
|
|
|
select PCIE_DW
|
|
|
|
|
2017-01-06 13:52:48 +01:00
|
|
|
config PCI_DRA7XX
|
|
|
|
bool "TI DRA7xx PCIe controller"
|
2017-03-27 11:45:08 +02:00
|
|
|
depends on (PCI && PCI_MSI_IRQ_DOMAIN) || PCI_ENDPOINT
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on OF && HAS_IOMEM && TI_PIPE3
|
2017-03-27 11:45:08 +02:00
|
|
|
help
|
|
|
|
Enables support for the PCIe controller in the DRA7xx SoC. There
|
|
|
|
are two instances of PCIe controller in DRA7xx. This controller can
|
|
|
|
work either as EP or RC. In order to enable host-specific features
|
|
|
|
PCI_DRA7XX_HOST must be selected and in order to enable device-
|
|
|
|
specific features PCI_DRA7XX_EP must be selected. This uses
|
|
|
|
the Designware core.
|
|
|
|
|
|
|
|
if PCI_DRA7XX
|
|
|
|
|
|
|
|
config PCI_DRA7XX_HOST
|
|
|
|
bool "PCI DRA7xx Host Mode"
|
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-03-27 11:45:08 +02:00
|
|
|
default y
|
2017-01-06 13:52:48 +01:00
|
|
|
help
|
2017-03-27 11:45:08 +02:00
|
|
|
Enables support for the PCIe controller in the DRA7xx SoC to work in
|
|
|
|
host mode.
|
|
|
|
|
|
|
|
config PCI_DRA7XX_EP
|
|
|
|
bool "PCI DRA7xx Endpoint Mode"
|
|
|
|
depends on PCI_ENDPOINT
|
|
|
|
select PCIE_DW_EP
|
|
|
|
help
|
|
|
|
Enables support for the PCIe controller in the DRA7xx SoC to work in
|
|
|
|
endpoint mode.
|
|
|
|
|
|
|
|
endif
|
2017-01-06 13:52:48 +01:00
|
|
|
|
|
|
|
config PCIE_DW_PLAT
|
|
|
|
bool "Platform bus based DesignWare PCIe Controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
---help---
|
|
|
|
This selects the DesignWare PCIe controller support. Select this if
|
|
|
|
you have a PCIe controller on Platform bus.
|
|
|
|
|
|
|
|
If you have a controller with this interface, say Y or M here.
|
|
|
|
|
|
|
|
If unsure, say N.
|
|
|
|
|
|
|
|
config PCI_EXYNOS
|
|
|
|
bool "Samsung Exynos PCIe controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on SOC_EXYNOS5440
|
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select PCIEPORTBUS
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
|
|
|
|
config PCI_IMX6
|
|
|
|
bool "Freescale i.MX6 PCIe controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on SOC_IMX6Q
|
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select PCIEPORTBUS
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
|
|
|
|
config PCIE_SPEAR13XX
|
|
|
|
bool "STMicroelectronics SPEAr PCIe controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on ARCH_SPEAR13XX
|
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select PCIEPORTBUS
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
help
|
|
|
|
Say Y here if you want PCIe support on SPEAr13XX SoCs.
|
|
|
|
|
|
|
|
config PCI_KEYSTONE
|
|
|
|
bool "TI Keystone PCIe controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on ARCH_KEYSTONE
|
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select PCIEPORTBUS
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
help
|
|
|
|
Say Y here if you want to enable PCI controller support on Keystone
|
|
|
|
SoCs. The PCI controller on Keystone is based on Designware hardware
|
|
|
|
and therefore the driver re-uses the Designware core functions to
|
|
|
|
implement the driver.
|
|
|
|
|
|
|
|
config PCI_LAYERSCAPE
|
|
|
|
bool "Freescale Layerscape PCIe controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on OF && (ARM || ARCH_LAYERSCAPE)
|
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select MFD_SYSCON
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
help
|
|
|
|
Say Y here if you want PCIe controller support on Layerscape SoCs.
|
|
|
|
|
|
|
|
config PCI_HISI
|
|
|
|
depends on OF && ARM64
|
|
|
|
bool "HiSilicon Hip05 and Hip06 SoCs PCIe controllers"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select PCIEPORTBUS
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-04-03 23:17:11 +02:00
|
|
|
select PCI_HOST_COMMON
|
2017-01-06 13:52:48 +01:00
|
|
|
help
|
|
|
|
Say Y here if you want PCIe controller support on HiSilicon
|
|
|
|
Hip05 and Hip06 SoCs
|
|
|
|
|
|
|
|
config PCIE_QCOM
|
|
|
|
bool "Qualcomm PCIe controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on ARCH_QCOM && OF
|
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select PCIEPORTBUS
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
help
|
|
|
|
Say Y here to enable PCIe controller support on Qualcomm SoCs. The
|
|
|
|
PCIe controller uses the Designware core plus Qualcomm-specific
|
|
|
|
hardware wrappers.
|
|
|
|
|
|
|
|
config PCIE_ARMADA_8K
|
|
|
|
bool "Marvell Armada-8K PCIe controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on ARCH_MVEBU
|
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select PCIEPORTBUS
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
help
|
|
|
|
Say Y here if you want to enable PCIe controller support on
|
|
|
|
Armada-8K SoCs. The PCIe controller on Armada-8K is based on
|
|
|
|
Designware hardware and therefore the driver re-uses the
|
|
|
|
Designware core functions to implement the driver.
|
|
|
|
|
|
|
|
config PCIE_ARTPEC6
|
|
|
|
bool "Axis ARTPEC-6 PCIe controller"
|
2017-02-15 14:18:19 +01:00
|
|
|
depends on PCI
|
2017-01-06 13:52:48 +01:00
|
|
|
depends on MACH_ARTPEC6
|
|
|
|
depends on PCI_MSI_IRQ_DOMAIN
|
|
|
|
select PCIEPORTBUS
|
2017-02-15 14:18:18 +01:00
|
|
|
select PCIE_DW_HOST
|
2017-01-06 13:52:48 +01:00
|
|
|
help
|
|
|
|
Say Y here to enable PCIe controller support on Axis ARTPEC-6
|
|
|
|
SoCs. This PCIe controller uses the DesignWare core.
|
|
|
|
|
|
|
|
endmenu
|