2019-05-27 08:55:01 +02:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2005-08-17 09:07:44 +02:00
|
|
|
/*
|
2005-09-01 22:34:53 +02:00
|
|
|
* i6300esb: Watchdog timer driver for Intel 6300ESB chipset
|
2005-08-17 09:07:44 +02:00
|
|
|
*
|
|
|
|
* (c) Copyright 2004 Google Inc.
|
2007-10-19 23:21:04 +02:00
|
|
|
* (c) Copyright 2005 David Härdeman <david@2gen.com>
|
2005-08-17 09:07:44 +02:00
|
|
|
*
|
2008-08-06 22:19:41 +02:00
|
|
|
* based on i810-tco.c which is in turn based on softdog.c
|
2005-08-17 09:07:44 +02:00
|
|
|
*
|
2008-08-06 22:19:41 +02:00
|
|
|
* The timer is implemented in the following I/O controller hubs:
|
|
|
|
* (See the intel documentation on http://developer.intel.com.)
|
2009-03-19 20:02:44 +01:00
|
|
|
* 6300ESB chip : document number 300641-004
|
2005-08-17 09:07:44 +02:00
|
|
|
*
|
|
|
|
* 2004YYZZ Ross Biro
|
|
|
|
* Initial version 0.01
|
|
|
|
* 2004YYZZ Ross Biro
|
2008-08-06 22:19:41 +02:00
|
|
|
* Version 0.02
|
2007-10-19 23:21:04 +02:00
|
|
|
* 20050210 David Härdeman <david@2gen.com>
|
2008-08-06 22:19:41 +02:00
|
|
|
* Ported driver to kernel 2.6
|
2017-10-26 18:10:13 +02:00
|
|
|
* 20171016 Radu Rendec <rrendec@arista.com>
|
|
|
|
* Change driver to use the watchdog subsystem
|
2017-10-26 18:10:14 +02:00
|
|
|
* Add support for multiple 6300ESB devices
|
2005-08-17 09:07:44 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Includes, defines, variables, module parameters, ...
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/fs.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/miscdevice.h>
|
|
|
|
#include <linux/watchdog.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/ioport.h>
|
2008-05-19 15:05:57 +02:00
|
|
|
#include <linux/uaccess.h>
|
|
|
|
#include <linux/io.h>
|
2005-08-17 09:07:44 +02:00
|
|
|
|
|
|
|
/* Module and version information */
|
|
|
|
#define ESB_MODULE_NAME "i6300ESB timer"
|
|
|
|
|
2005-09-01 22:34:53 +02:00
|
|
|
/* PCI configuration registers */
|
|
|
|
#define ESB_CONFIG_REG 0x60 /* Config register */
|
|
|
|
#define ESB_LOCK_REG 0x68 /* WDT lock register */
|
|
|
|
|
|
|
|
/* Memory mapped registers */
|
2017-10-26 18:10:14 +02:00
|
|
|
#define ESB_TIMER1_REG(w) ((w)->base + 0x00)/* Timer1 value after each reset */
|
|
|
|
#define ESB_TIMER2_REG(w) ((w)->base + 0x04)/* Timer2 value after each reset */
|
|
|
|
#define ESB_GINTSR_REG(w) ((w)->base + 0x08)/* General Interrupt Status Reg */
|
|
|
|
#define ESB_RELOAD_REG(w) ((w)->base + 0x0c)/* Reload register */
|
2005-09-01 22:34:53 +02:00
|
|
|
|
|
|
|
/* Lock register bits */
|
2008-05-19 15:05:57 +02:00
|
|
|
#define ESB_WDT_FUNC (0x01 << 2) /* Watchdog functionality */
|
|
|
|
#define ESB_WDT_ENABLE (0x01 << 1) /* Enable WDT */
|
|
|
|
#define ESB_WDT_LOCK (0x01 << 0) /* Lock (nowayout) */
|
2005-09-01 22:34:53 +02:00
|
|
|
|
|
|
|
/* Config register bits */
|
2008-05-19 15:05:57 +02:00
|
|
|
#define ESB_WDT_REBOOT (0x01 << 5) /* Enable reboot on timeout */
|
|
|
|
#define ESB_WDT_FREQ (0x01 << 2) /* Decrement frequency */
|
2010-03-08 12:02:38 +01:00
|
|
|
#define ESB_WDT_INTTYPE (0x03 << 0) /* Interrupt type on timer1 timeout */
|
2005-09-01 22:34:53 +02:00
|
|
|
|
|
|
|
/* Reload register bits */
|
2009-03-25 20:14:45 +01:00
|
|
|
#define ESB_WDT_TIMEOUT (0x01 << 9) /* Watchdog timed out */
|
2008-05-19 15:05:57 +02:00
|
|
|
#define ESB_WDT_RELOAD (0x01 << 8) /* prevent timeout */
|
2005-09-01 22:34:53 +02:00
|
|
|
|
|
|
|
/* Magic constants */
|
|
|
|
#define ESB_UNLOCK1 0x80 /* Step 1 to unlock reset registers */
|
|
|
|
#define ESB_UNLOCK2 0x86 /* Step 2 to unlock reset registers */
|
|
|
|
|
2005-08-17 09:07:44 +02:00
|
|
|
/* module parameters */
|
2008-05-19 15:05:57 +02:00
|
|
|
/* 30 sec default heartbeat (1 < heartbeat < 2*1023) */
|
2017-10-26 18:10:15 +02:00
|
|
|
#define ESB_HEARTBEAT_MIN 1
|
|
|
|
#define ESB_HEARTBEAT_MAX 2046
|
|
|
|
#define ESB_HEARTBEAT_DEFAULT 30
|
|
|
|
#define ESB_HEARTBEAT_RANGE __MODULE_STRING(ESB_HEARTBEAT_MIN) \
|
|
|
|
"<heartbeat<" __MODULE_STRING(ESB_HEARTBEAT_MAX)
|
2017-10-26 18:10:13 +02:00
|
|
|
static int heartbeat; /* in seconds */
|
2005-08-17 09:07:44 +02:00
|
|
|
module_param(heartbeat, int, 0);
|
2008-05-19 15:05:57 +02:00
|
|
|
MODULE_PARM_DESC(heartbeat,
|
2017-10-26 18:10:15 +02:00
|
|
|
"Watchdog heartbeat in seconds. (" ESB_HEARTBEAT_RANGE
|
|
|
|
", default=" __MODULE_STRING(ESB_HEARTBEAT_DEFAULT) ")");
|
2005-08-17 09:07:44 +02:00
|
|
|
|
2012-03-05 16:51:11 +01:00
|
|
|
static bool nowayout = WATCHDOG_NOWAYOUT;
|
|
|
|
module_param(nowayout, bool, 0);
|
2008-05-19 15:05:57 +02:00
|
|
|
MODULE_PARM_DESC(nowayout,
|
|
|
|
"Watchdog cannot be stopped once started (default="
|
|
|
|
__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
|
2005-08-17 09:07:44 +02:00
|
|
|
|
2017-10-26 18:10:14 +02:00
|
|
|
/* internal variables */
|
|
|
|
struct esb_dev {
|
|
|
|
struct watchdog_device wdd;
|
|
|
|
void __iomem *base;
|
|
|
|
struct pci_dev *pdev;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define to_esb_dev(wptr) container_of(wptr, struct esb_dev, wdd)
|
|
|
|
|
2005-08-17 09:07:44 +02:00
|
|
|
/*
|
|
|
|
* Some i6300ESB specific functions
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Prepare for reloading the timer by unlocking the proper registers.
|
|
|
|
* This is performed by first writing 0x80 followed by 0x86 to the
|
|
|
|
* reload register. After this the appropriate registers can be written
|
|
|
|
* to once before they need to be unlocked again.
|
|
|
|
*/
|
2017-10-26 18:10:14 +02:00
|
|
|
static inline void esb_unlock_registers(struct esb_dev *edev)
|
2008-08-06 22:19:41 +02:00
|
|
|
{
|
2017-10-26 18:10:14 +02:00
|
|
|
writew(ESB_UNLOCK1, ESB_RELOAD_REG(edev));
|
|
|
|
writew(ESB_UNLOCK2, ESB_RELOAD_REG(edev));
|
2005-08-17 09:07:44 +02:00
|
|
|
}
|
|
|
|
|
2017-10-26 18:10:13 +02:00
|
|
|
static int esb_timer_start(struct watchdog_device *wdd)
|
2005-08-17 09:07:44 +02:00
|
|
|
{
|
2017-10-26 18:10:14 +02:00
|
|
|
struct esb_dev *edev = to_esb_dev(wdd);
|
2017-10-26 18:10:13 +02:00
|
|
|
int _wdd_nowayout = test_bit(WDOG_NO_WAY_OUT, &wdd->status);
|
2005-08-17 09:07:44 +02:00
|
|
|
u8 val;
|
|
|
|
|
2017-10-26 18:10:14 +02:00
|
|
|
esb_unlock_registers(edev);
|
|
|
|
writew(ESB_WDT_RELOAD, ESB_RELOAD_REG(edev));
|
2005-08-17 09:07:44 +02:00
|
|
|
/* Enable or Enable + Lock? */
|
2017-10-26 18:10:13 +02:00
|
|
|
val = ESB_WDT_ENABLE | (_wdd_nowayout ? ESB_WDT_LOCK : 0x00);
|
2017-10-26 18:10:14 +02:00
|
|
|
pci_write_config_byte(edev->pdev, ESB_LOCK_REG, val);
|
2009-03-23 14:50:38 +01:00
|
|
|
return 0;
|
2005-08-17 09:07:44 +02:00
|
|
|
}
|
|
|
|
|
2017-10-26 18:10:13 +02:00
|
|
|
static int esb_timer_stop(struct watchdog_device *wdd)
|
2005-08-17 09:07:44 +02:00
|
|
|
{
|
2017-10-26 18:10:14 +02:00
|
|
|
struct esb_dev *edev = to_esb_dev(wdd);
|
2005-08-17 09:07:44 +02:00
|
|
|
u8 val;
|
|
|
|
|
|
|
|
/* First, reset timers as suggested by the docs */
|
2017-10-26 18:10:14 +02:00
|
|
|
esb_unlock_registers(edev);
|
|
|
|
writew(ESB_WDT_RELOAD, ESB_RELOAD_REG(edev));
|
2005-08-17 09:07:44 +02:00
|
|
|
/* Then disable the WDT */
|
2017-10-26 18:10:14 +02:00
|
|
|
pci_write_config_byte(edev->pdev, ESB_LOCK_REG, 0x0);
|
|
|
|
pci_read_config_byte(edev->pdev, ESB_LOCK_REG, &val);
|
2005-08-17 09:07:44 +02:00
|
|
|
|
|
|
|
/* Returns 0 if the timer was disabled, non-zero otherwise */
|
2009-03-25 20:16:28 +01:00
|
|
|
return val & ESB_WDT_ENABLE;
|
2005-08-17 09:07:44 +02:00
|
|
|
}
|
|
|
|
|
2017-10-26 18:10:13 +02:00
|
|
|
static int esb_timer_keepalive(struct watchdog_device *wdd)
|
2005-08-17 09:07:44 +02:00
|
|
|
{
|
2017-10-26 18:10:14 +02:00
|
|
|
struct esb_dev *edev = to_esb_dev(wdd);
|
|
|
|
|
|
|
|
esb_unlock_registers(edev);
|
|
|
|
writew(ESB_WDT_RELOAD, ESB_RELOAD_REG(edev));
|
2008-05-19 15:05:57 +02:00
|
|
|
/* FIXME: Do we need to flush anything here? */
|
2017-10-26 18:10:13 +02:00
|
|
|
return 0;
|
2005-08-17 09:07:44 +02:00
|
|
|
}
|
|
|
|
|
2017-10-26 18:10:13 +02:00
|
|
|
static int esb_timer_set_heartbeat(struct watchdog_device *wdd,
|
|
|
|
unsigned int time)
|
2005-08-17 09:07:44 +02:00
|
|
|
{
|
2017-10-26 18:10:14 +02:00
|
|
|
struct esb_dev *edev = to_esb_dev(wdd);
|
2005-08-17 09:07:44 +02:00
|
|
|
u32 val;
|
|
|
|
|
|
|
|
/* We shift by 9, so if we are passed a value of 1 sec,
|
|
|
|
* val will be 1 << 9 = 512, then write that to two
|
|
|
|
* timers => 2 * 512 = 1024 (which is decremented at 1KHz)
|
|
|
|
*/
|
|
|
|
val = time << 9;
|
|
|
|
|
|
|
|
/* Write timer 1 */
|
2017-10-26 18:10:14 +02:00
|
|
|
esb_unlock_registers(edev);
|
|
|
|
writel(val, ESB_TIMER1_REG(edev));
|
2005-08-17 09:07:44 +02:00
|
|
|
|
|
|
|
/* Write timer 2 */
|
2017-10-26 18:10:14 +02:00
|
|
|
esb_unlock_registers(edev);
|
|
|
|
writel(val, ESB_TIMER2_REG(edev));
|
2005-08-17 09:07:44 +02:00
|
|
|
|
2008-05-19 15:05:57 +02:00
|
|
|
/* Reload */
|
2017-10-26 18:10:14 +02:00
|
|
|
esb_unlock_registers(edev);
|
|
|
|
writew(ESB_WDT_RELOAD, ESB_RELOAD_REG(edev));
|
2005-08-17 09:07:44 +02:00
|
|
|
|
|
|
|
/* FIXME: Do we need to flush everything out? */
|
|
|
|
|
|
|
|
/* Done */
|
2017-10-26 18:10:13 +02:00
|
|
|
wdd->timeout = time;
|
2005-08-17 09:07:44 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2017-10-26 18:10:13 +02:00
|
|
|
* Watchdog Subsystem Interfaces
|
2005-08-17 09:07:44 +02:00
|
|
|
*/
|
|
|
|
|
2017-10-26 18:10:13 +02:00
|
|
|
static struct watchdog_info esb_info = {
|
|
|
|
.identity = ESB_MODULE_NAME,
|
|
|
|
.options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
|
|
|
|
};
|
2005-08-17 09:07:44 +02:00
|
|
|
|
2017-10-26 18:10:13 +02:00
|
|
|
static const struct watchdog_ops esb_ops = {
|
2008-05-19 15:05:57 +02:00
|
|
|
.owner = THIS_MODULE,
|
2017-10-26 18:10:13 +02:00
|
|
|
.start = esb_timer_start,
|
|
|
|
.stop = esb_timer_stop,
|
|
|
|
.set_timeout = esb_timer_set_heartbeat,
|
|
|
|
.ping = esb_timer_keepalive,
|
2005-08-17 09:07:44 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Data for PCI driver interface
|
|
|
|
*/
|
2013-12-03 00:30:22 +01:00
|
|
|
static const struct pci_device_id esb_pci_tbl[] = {
|
2008-05-19 15:05:57 +02:00
|
|
|
{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_9), },
|
|
|
|
{ 0, }, /* End of list */
|
2005-08-17 09:07:44 +02:00
|
|
|
};
|
2008-05-19 15:05:57 +02:00
|
|
|
MODULE_DEVICE_TABLE(pci, esb_pci_tbl);
|
2005-08-17 09:07:44 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Init & exit routines
|
|
|
|
*/
|
|
|
|
|
2017-10-26 18:10:14 +02:00
|
|
|
static unsigned char esb_getdevice(struct esb_dev *edev)
|
2005-08-17 09:07:44 +02:00
|
|
|
{
|
2017-10-26 18:10:14 +02:00
|
|
|
if (pci_enable_device(edev->pdev)) {
|
|
|
|
dev_err(&edev->pdev->dev, "failed to enable device\n");
|
2009-03-25 20:16:28 +01:00
|
|
|
goto err_devput;
|
|
|
|
}
|
2005-08-17 09:07:44 +02:00
|
|
|
|
2017-10-26 18:10:14 +02:00
|
|
|
if (pci_request_region(edev->pdev, 0, ESB_MODULE_NAME)) {
|
|
|
|
dev_err(&edev->pdev->dev, "failed to request region\n");
|
2009-03-25 20:16:28 +01:00
|
|
|
goto err_disable;
|
|
|
|
}
|
2005-08-17 09:07:44 +02:00
|
|
|
|
2017-10-26 18:10:14 +02:00
|
|
|
edev->base = pci_ioremap_bar(edev->pdev, 0);
|
|
|
|
if (edev->base == NULL) {
|
2009-03-25 20:16:28 +01:00
|
|
|
/* Something's wrong here, BASEADDR has to be set */
|
2017-10-26 18:10:14 +02:00
|
|
|
dev_err(&edev->pdev->dev, "failed to get BASEADDR\n");
|
2009-03-25 20:16:28 +01:00
|
|
|
goto err_release;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Done */
|
2017-10-26 18:10:14 +02:00
|
|
|
dev_set_drvdata(&edev->pdev->dev, edev);
|
2009-03-25 20:16:28 +01:00
|
|
|
return 1;
|
2005-08-17 09:07:44 +02:00
|
|
|
|
|
|
|
err_release:
|
2017-10-26 18:10:14 +02:00
|
|
|
pci_release_region(edev->pdev, 0);
|
2005-08-17 09:07:44 +02:00
|
|
|
err_disable:
|
2017-10-26 18:10:14 +02:00
|
|
|
pci_disable_device(edev->pdev);
|
2005-08-21 13:02:41 +02:00
|
|
|
err_devput:
|
2005-08-17 09:07:44 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-10-26 18:10:14 +02:00
|
|
|
static void esb_initdevice(struct esb_dev *edev)
|
2009-03-25 20:16:28 +01:00
|
|
|
{
|
|
|
|
u8 val1;
|
|
|
|
u16 val2;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Config register:
|
|
|
|
* Bit 5 : 0 = Enable WDT_OUTPUT
|
|
|
|
* Bit 2 : 0 = set the timer frequency to the PCI clock
|
|
|
|
* divided by 2^15 (approx 1KHz).
|
|
|
|
* Bits 1:0 : 11 = WDT_INT_TYPE Disabled.
|
|
|
|
* The watchdog has two timers, it can be setup so that the
|
|
|
|
* expiry of timer1 results in an interrupt and the expiry of
|
|
|
|
* timer2 results in a reboot. We set it to not generate
|
|
|
|
* any interrupts as there is not much we can do with it
|
|
|
|
* right now.
|
|
|
|
*/
|
2017-10-26 18:10:14 +02:00
|
|
|
pci_write_config_word(edev->pdev, ESB_CONFIG_REG, 0x0003);
|
2009-03-25 20:16:28 +01:00
|
|
|
|
|
|
|
/* Check that the WDT isn't already locked */
|
2017-10-26 18:10:14 +02:00
|
|
|
pci_read_config_byte(edev->pdev, ESB_LOCK_REG, &val1);
|
2009-03-25 20:16:28 +01:00
|
|
|
if (val1 & ESB_WDT_LOCK)
|
2017-10-26 18:10:14 +02:00
|
|
|
dev_warn(&edev->pdev->dev, "nowayout already set\n");
|
2009-03-25 20:16:28 +01:00
|
|
|
|
|
|
|
/* Set the timer to watchdog mode and disable it for now */
|
2017-10-26 18:10:14 +02:00
|
|
|
pci_write_config_byte(edev->pdev, ESB_LOCK_REG, 0x00);
|
2009-03-25 20:16:28 +01:00
|
|
|
|
|
|
|
/* Check if the watchdog was previously triggered */
|
2017-10-26 18:10:14 +02:00
|
|
|
esb_unlock_registers(edev);
|
|
|
|
val2 = readw(ESB_RELOAD_REG(edev));
|
2009-03-25 20:16:28 +01:00
|
|
|
if (val2 & ESB_WDT_TIMEOUT)
|
2017-10-26 18:10:14 +02:00
|
|
|
edev->wdd.bootstatus = WDIOF_CARDRESET;
|
2009-03-25 20:16:28 +01:00
|
|
|
|
|
|
|
/* Reset WDT_TIMEOUT flag and timers */
|
2017-10-26 18:10:14 +02:00
|
|
|
esb_unlock_registers(edev);
|
|
|
|
writew((ESB_WDT_TIMEOUT | ESB_WDT_RELOAD), ESB_RELOAD_REG(edev));
|
2009-03-25 20:16:28 +01:00
|
|
|
|
|
|
|
/* And set the correct timeout value */
|
2017-10-26 18:10:14 +02:00
|
|
|
esb_timer_set_heartbeat(&edev->wdd, edev->wdd.timeout);
|
2009-03-25 20:16:28 +01:00
|
|
|
}
|
|
|
|
|
2012-11-19 19:21:41 +01:00
|
|
|
static int esb_probe(struct pci_dev *pdev,
|
2010-03-08 14:48:01 +01:00
|
|
|
const struct pci_device_id *ent)
|
2005-08-17 09:07:44 +02:00
|
|
|
{
|
2017-10-26 18:10:14 +02:00
|
|
|
struct esb_dev *edev;
|
2008-05-19 15:05:57 +02:00
|
|
|
int ret;
|
|
|
|
|
2017-10-26 18:10:14 +02:00
|
|
|
edev = devm_kzalloc(&pdev->dev, sizeof(*edev), GFP_KERNEL);
|
|
|
|
if (!edev)
|
|
|
|
return -ENOMEM;
|
2010-03-08 14:48:01 +01:00
|
|
|
|
2008-05-19 15:05:57 +02:00
|
|
|
/* Check whether or not the hardware watchdog is there */
|
2017-10-26 18:10:14 +02:00
|
|
|
edev->pdev = pdev;
|
|
|
|
if (!esb_getdevice(edev))
|
2008-05-19 15:05:57 +02:00
|
|
|
return -ENODEV;
|
|
|
|
|
2009-03-25 20:16:28 +01:00
|
|
|
/* Initialize the watchdog and make sure it does not run */
|
2017-10-26 18:10:14 +02:00
|
|
|
edev->wdd.info = &esb_info;
|
|
|
|
edev->wdd.ops = &esb_ops;
|
2017-10-26 18:10:15 +02:00
|
|
|
edev->wdd.min_timeout = ESB_HEARTBEAT_MIN;
|
|
|
|
edev->wdd.max_timeout = ESB_HEARTBEAT_MAX;
|
|
|
|
edev->wdd.timeout = ESB_HEARTBEAT_DEFAULT;
|
2019-04-19 20:15:52 +02:00
|
|
|
watchdog_init_timeout(&edev->wdd, heartbeat, NULL);
|
2017-10-26 18:10:14 +02:00
|
|
|
watchdog_set_nowayout(&edev->wdd, nowayout);
|
|
|
|
watchdog_stop_on_reboot(&edev->wdd);
|
|
|
|
watchdog_stop_on_unregister(&edev->wdd);
|
|
|
|
esb_initdevice(edev);
|
2009-03-25 20:16:28 +01:00
|
|
|
|
|
|
|
/* Register the watchdog so that userspace has access to it */
|
2017-10-26 18:10:14 +02:00
|
|
|
ret = watchdog_register_device(&edev->wdd);
|
2008-05-19 15:05:57 +02:00
|
|
|
if (ret != 0) {
|
2017-10-26 18:10:13 +02:00
|
|
|
dev_err(&pdev->dev,
|
|
|
|
"cannot register watchdog device (err=%d)\n", ret);
|
2009-03-19 20:02:44 +01:00
|
|
|
goto err_unmap;
|
2008-05-19 15:05:57 +02:00
|
|
|
}
|
2017-10-26 18:10:13 +02:00
|
|
|
dev_info(&pdev->dev,
|
2019-03-18 02:19:15 +01:00
|
|
|
"initialized. heartbeat=%d sec (nowayout=%d)\n",
|
|
|
|
edev->wdd.timeout, nowayout);
|
2008-05-19 15:05:57 +02:00
|
|
|
return 0;
|
2005-08-17 09:07:44 +02:00
|
|
|
|
|
|
|
err_unmap:
|
2017-10-26 18:10:14 +02:00
|
|
|
iounmap(edev->base);
|
|
|
|
pci_release_region(edev->pdev, 0);
|
|
|
|
pci_disable_device(edev->pdev);
|
2008-05-19 15:05:57 +02:00
|
|
|
return ret;
|
2005-08-17 09:07:44 +02:00
|
|
|
}
|
|
|
|
|
2012-11-19 19:26:24 +01:00
|
|
|
static void esb_remove(struct pci_dev *pdev)
|
2005-08-17 09:07:44 +02:00
|
|
|
{
|
2017-10-26 18:10:14 +02:00
|
|
|
struct esb_dev *edev = dev_get_drvdata(&pdev->dev);
|
|
|
|
|
|
|
|
watchdog_unregister_device(&edev->wdd);
|
|
|
|
iounmap(edev->base);
|
|
|
|
pci_release_region(edev->pdev, 0);
|
|
|
|
pci_disable_device(edev->pdev);
|
2009-03-19 20:02:44 +01:00
|
|
|
}
|
|
|
|
|
2010-03-08 14:48:01 +01:00
|
|
|
static struct pci_driver esb_driver = {
|
|
|
|
.name = ESB_MODULE_NAME,
|
|
|
|
.id_table = esb_pci_tbl,
|
2009-03-19 20:02:44 +01:00
|
|
|
.probe = esb_probe,
|
2012-11-19 19:21:12 +01:00
|
|
|
.remove = esb_remove,
|
2009-03-19 20:02:44 +01:00
|
|
|
};
|
|
|
|
|
2012-05-04 14:43:25 +02:00
|
|
|
module_pci_driver(esb_driver);
|
2005-08-17 09:07:44 +02:00
|
|
|
|
2007-10-19 23:21:04 +02:00
|
|
|
MODULE_AUTHOR("Ross Biro and David Härdeman");
|
2005-08-17 09:07:44 +02:00
|
|
|
MODULE_DESCRIPTION("Watchdog driver for Intel 6300ESB chipsets");
|
|
|
|
MODULE_LICENSE("GPL");
|