2012-03-05 12:49:30 +01:00
|
|
|
/*
|
|
|
|
* SMP initialisation and IPI support
|
|
|
|
* Based on arch/arm/kernel/smp.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 ARM Ltd.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2015-05-13 15:12:47 +02:00
|
|
|
#include <linux/acpi.h>
|
2012-03-05 12:49:30 +01:00
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/cache.h>
|
|
|
|
#include <linux/profile.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/cpu.h>
|
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/percpu.h>
|
|
|
|
#include <linux/clockchips.h>
|
|
|
|
#include <linux/completion.h>
|
|
|
|
#include <linux/of.h>
|
2014-05-12 17:48:51 +02:00
|
|
|
#include <linux/irq_work.h>
|
2012-03-05 12:49:30 +01:00
|
|
|
|
2014-11-14 16:54:08 +01:00
|
|
|
#include <asm/alternative.h>
|
2012-03-05 12:49:30 +01:00
|
|
|
#include <asm/atomic.h>
|
|
|
|
#include <asm/cacheflush.h>
|
2014-07-16 17:32:44 +02:00
|
|
|
#include <asm/cpu.h>
|
2012-03-05 12:49:30 +01:00
|
|
|
#include <asm/cputype.h>
|
2013-10-24 21:30:15 +02:00
|
|
|
#include <asm/cpu_ops.h>
|
2012-03-05 12:49:30 +01:00
|
|
|
#include <asm/mmu_context.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/pgalloc.h>
|
|
|
|
#include <asm/processor.h>
|
2012-08-29 10:47:19 +02:00
|
|
|
#include <asm/smp_plat.h>
|
2012-03-05 12:49:30 +01:00
|
|
|
#include <asm/sections.h>
|
|
|
|
#include <asm/tlbflush.h>
|
|
|
|
#include <asm/ptrace.h>
|
2015-07-29 13:07:57 +02:00
|
|
|
#include <asm/virt.h>
|
2012-03-05 12:49:30 +01:00
|
|
|
|
2014-07-25 22:05:32 +02:00
|
|
|
#define CREATE_TRACE_POINTS
|
|
|
|
#include <trace/events/ipi.h>
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
/*
|
|
|
|
* as from 2.5, kernels no longer have an init_tasks structure
|
|
|
|
* so we need some other way of telling a new secondary core
|
|
|
|
* where to place its SVC stack
|
|
|
|
*/
|
|
|
|
struct secondary_data secondary_data;
|
|
|
|
|
|
|
|
enum ipi_msg_type {
|
|
|
|
IPI_RESCHEDULE,
|
|
|
|
IPI_CALL_FUNC,
|
|
|
|
IPI_CPU_STOP,
|
2013-09-04 11:55:17 +02:00
|
|
|
IPI_TIMER,
|
2014-05-12 17:48:51 +02:00
|
|
|
IPI_IRQ_WORK,
|
2016-01-26 12:10:38 +01:00
|
|
|
IPI_WAKEUP
|
2012-03-05 12:49:30 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Boot a secondary CPU, and assign it the specified idle task.
|
|
|
|
* This also gives us the initial stack to use for this CPU.
|
|
|
|
*/
|
2013-06-18 16:18:31 +02:00
|
|
|
static int boot_secondary(unsigned int cpu, struct task_struct *idle)
|
2012-03-05 12:49:30 +01:00
|
|
|
{
|
arm64: factor out spin-table boot method
The arm64 kernel has an internal holding pen, which is necessary for
some systems where we can't bring CPUs online individually and must hold
multiple CPUs in a safe area until the kernel is able to handle them.
The current SMP infrastructure for arm64 is closely coupled to this
holding pen, and alternative boot methods must launch CPUs into the pen,
where they sit before they are launched into the kernel proper.
With PSCI (and possibly other future boot methods), we can bring CPUs
online individually, and need not perform the secondary_holding_pen
dance. Instead, this patch factors the holding pen management code out
to the spin-table boot method code, as it is the only boot method
requiring the pen.
A new entry point for secondaries, secondary_entry is added for other
boot methods to use, which bypasses the holding pen and its associated
overhead when bringing CPUs online. The smp.pen.text section is also
removed, as the pen can live in head.text without problem.
The cpu_operations structure is extended with two new functions,
cpu_boot and cpu_postboot, for bringing a cpu into the kernel and
performing any post-boot cleanup required by a bootmethod (e.g.
resetting the secondary_holding_pen_release to INVALID_HWID).
Documentation is added for cpu_operations.
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
2013-10-24 21:30:16 +02:00
|
|
|
if (cpu_ops[cpu]->cpu_boot)
|
|
|
|
return cpu_ops[cpu]->cpu_boot(cpu);
|
2012-03-05 12:49:30 +01:00
|
|
|
|
arm64: factor out spin-table boot method
The arm64 kernel has an internal holding pen, which is necessary for
some systems where we can't bring CPUs online individually and must hold
multiple CPUs in a safe area until the kernel is able to handle them.
The current SMP infrastructure for arm64 is closely coupled to this
holding pen, and alternative boot methods must launch CPUs into the pen,
where they sit before they are launched into the kernel proper.
With PSCI (and possibly other future boot methods), we can bring CPUs
online individually, and need not perform the secondary_holding_pen
dance. Instead, this patch factors the holding pen management code out
to the spin-table boot method code, as it is the only boot method
requiring the pen.
A new entry point for secondaries, secondary_entry is added for other
boot methods to use, which bypasses the holding pen and its associated
overhead when bringing CPUs online. The smp.pen.text section is also
removed, as the pen can live in head.text without problem.
The cpu_operations structure is extended with two new functions,
cpu_boot and cpu_postboot, for bringing a cpu into the kernel and
performing any post-boot cleanup required by a bootmethod (e.g.
resetting the secondary_holding_pen_release to INVALID_HWID).
Documentation is added for cpu_operations.
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
2013-10-24 21:30:16 +02:00
|
|
|
return -EOPNOTSUPP;
|
2012-03-05 12:49:30 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static DECLARE_COMPLETION(cpu_running);
|
|
|
|
|
2013-06-18 16:18:31 +02:00
|
|
|
int __cpu_up(unsigned int cpu, struct task_struct *idle)
|
2012-03-05 12:49:30 +01:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We need to tell the secondary core where to find its stack and the
|
|
|
|
* page tables.
|
|
|
|
*/
|
|
|
|
secondary_data.stack = task_stack_page(idle) + THREAD_START_SP;
|
|
|
|
__flush_dcache_area(&secondary_data, sizeof(secondary_data));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Now bring the CPU into our world.
|
|
|
|
*/
|
|
|
|
ret = boot_secondary(cpu, idle);
|
|
|
|
if (ret == 0) {
|
|
|
|
/*
|
|
|
|
* CPU was successfully started, wait for it to come online or
|
|
|
|
* time out.
|
|
|
|
*/
|
|
|
|
wait_for_completion_timeout(&cpu_running,
|
|
|
|
msecs_to_jiffies(1000));
|
|
|
|
|
|
|
|
if (!cpu_online(cpu)) {
|
|
|
|
pr_crit("CPU%u: failed to come online\n", cpu);
|
|
|
|
ret = -EIO;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
pr_err("CPU%u: failed to boot: %d\n", cpu, ret);
|
|
|
|
}
|
|
|
|
|
|
|
|
secondary_data.stack = NULL;
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2014-03-04 08:51:17 +01:00
|
|
|
static void smp_store_cpu_info(unsigned int cpuid)
|
|
|
|
{
|
|
|
|
store_cpu_topology(cpuid);
|
|
|
|
}
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
/*
|
|
|
|
* This is the secondary CPU boot entry. We're using this CPUs
|
|
|
|
* idle thread stack, but a set of temporary page tables.
|
|
|
|
*/
|
2013-06-18 16:18:31 +02:00
|
|
|
asmlinkage void secondary_start_kernel(void)
|
2012-03-05 12:49:30 +01:00
|
|
|
{
|
|
|
|
struct mm_struct *mm = &init_mm;
|
|
|
|
unsigned int cpu = smp_processor_id();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* All kernel threads share the same mm context; grab a
|
|
|
|
* reference and switch to it.
|
|
|
|
*/
|
|
|
|
atomic_inc(&mm->mm_count);
|
|
|
|
current->active_mm = mm;
|
|
|
|
|
2013-11-05 19:10:47 +01:00
|
|
|
set_my_cpu_offset(per_cpu_offset(smp_processor_id()));
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
/*
|
|
|
|
* TTBR0 is only used for the identity mapping at this stage. Make it
|
|
|
|
* point to zero page to avoid speculatively fetching new entries.
|
|
|
|
*/
|
2016-01-25 12:44:58 +01:00
|
|
|
cpu_uninstall_idmap();
|
2012-03-05 12:49:30 +01:00
|
|
|
|
|
|
|
preempt_disable();
|
|
|
|
trace_hardirqs_off();
|
|
|
|
|
arm64: Delay cpu feature capability checks
At the moment we run through the arm64_features capability list for
each CPU and set the capability if one of the CPU supports it. This
could be problematic in a heterogeneous system with differing capabilities.
Delay the CPU feature checks until all the enabled CPUs are up(i.e,
smp_cpus_done(), so that we can make better decisions based on the
overall system capability. Once we decide and advertise the capabilities
the alternatives can be applied. From this state, we cannot roll back
a feature to disabled based on the values from a new hotplugged CPU,
due to the runtime patching and other reasons. So, for all new CPUs,
we need to make sure that they have the established system capabilities.
Failing which, we bring the CPU down, preventing it from turning online.
Once the capabilities are decided, any new CPU booting up goes through
verification to ensure that it has all the enabled capabilities and also
invokes the respective enable() method on the CPU.
The CPU errata checks are not delayed and is still executed per-CPU
to detect the respective capabilities. If we ever come across a non-errata
capability that needs to be checked on each-CPU, we could introduce them via
a new capability table(or introduce a flag), which can be processed per CPU.
The next patch will make the feature checks use the system wide
safe value of a feature register.
NOTE: The enable() methods associated with the capability is scheduled
on all the CPUs (which is the only use case at the moment). If we need
a different type of 'enable()' which only needs to be run once on any CPU,
we should be able to handle that when needed.
Signed-off-by: Suzuki K. Poulose <suzuki.poulose@arm.com>
Tested-by: Dave Martin <Dave.Martin@arm.com>
[catalin.marinas@arm.com: static variable and coding style fixes]
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
2015-10-19 15:24:50 +02:00
|
|
|
/*
|
|
|
|
* If the system has established the capabilities, make sure
|
|
|
|
* this CPU ticks all of those. If it doesn't, the CPU will
|
|
|
|
* fail to come online.
|
|
|
|
*/
|
|
|
|
verify_local_cpu_capabilities();
|
|
|
|
|
arm64: factor out spin-table boot method
The arm64 kernel has an internal holding pen, which is necessary for
some systems where we can't bring CPUs online individually and must hold
multiple CPUs in a safe area until the kernel is able to handle them.
The current SMP infrastructure for arm64 is closely coupled to this
holding pen, and alternative boot methods must launch CPUs into the pen,
where they sit before they are launched into the kernel proper.
With PSCI (and possibly other future boot methods), we can bring CPUs
online individually, and need not perform the secondary_holding_pen
dance. Instead, this patch factors the holding pen management code out
to the spin-table boot method code, as it is the only boot method
requiring the pen.
A new entry point for secondaries, secondary_entry is added for other
boot methods to use, which bypasses the holding pen and its associated
overhead when bringing CPUs online. The smp.pen.text section is also
removed, as the pen can live in head.text without problem.
The cpu_operations structure is extended with two new functions,
cpu_boot and cpu_postboot, for bringing a cpu into the kernel and
performing any post-boot cleanup required by a bootmethod (e.g.
resetting the secondary_holding_pen_release to INVALID_HWID).
Documentation is added for cpu_operations.
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
2013-10-24 21:30:16 +02:00
|
|
|
if (cpu_ops[cpu]->cpu_postboot)
|
|
|
|
cpu_ops[cpu]->cpu_postboot();
|
2012-03-05 12:49:30 +01:00
|
|
|
|
2014-07-16 17:32:44 +02:00
|
|
|
/*
|
|
|
|
* Log the CPU info before it is marked online and might get read.
|
|
|
|
*/
|
|
|
|
cpuinfo_store_cpu();
|
|
|
|
|
2013-11-04 17:55:22 +01:00
|
|
|
/*
|
|
|
|
* Enable GIC and timers.
|
|
|
|
*/
|
|
|
|
notify_cpu_starting(cpu);
|
|
|
|
|
2014-03-04 08:51:17 +01:00
|
|
|
smp_store_cpu_info(cpu);
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
/*
|
|
|
|
* OK, now it's safe to let the boot CPU continue. Wait for
|
|
|
|
* the CPU migration code to notice that the CPU is online
|
|
|
|
* before we continue.
|
|
|
|
*/
|
2015-10-19 15:24:38 +02:00
|
|
|
pr_info("CPU%u: Booted secondary processor [%08x]\n",
|
|
|
|
cpu, read_cpuid_id());
|
2012-03-05 12:49:30 +01:00
|
|
|
set_cpu_online(cpu, true);
|
2012-11-07 18:00:05 +01:00
|
|
|
complete(&cpu_running);
|
2012-03-05 12:49:30 +01:00
|
|
|
|
2014-02-21 06:13:49 +01:00
|
|
|
local_dbg_enable();
|
2013-07-19 16:08:15 +02:00
|
|
|
local_irq_enable();
|
2013-11-21 15:46:17 +01:00
|
|
|
local_async_enable();
|
2013-07-19 16:08:15 +02:00
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
/*
|
|
|
|
* OK, it's off to the idle thread for us
|
|
|
|
*/
|
2013-03-21 22:49:39 +01:00
|
|
|
cpu_startup_entry(CPUHP_ONLINE);
|
2012-03-05 12:49:30 +01:00
|
|
|
}
|
|
|
|
|
2013-10-24 21:30:18 +02:00
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
static int op_cpu_disable(unsigned int cpu)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* If we don't have a cpu_die method, abort before we reach the point
|
|
|
|
* of no return. CPU0 may not have an cpu_ops, so test for it.
|
|
|
|
*/
|
|
|
|
if (!cpu_ops[cpu] || !cpu_ops[cpu]->cpu_die)
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We may need to abort a hot unplug for some other mechanism-specific
|
|
|
|
* reason.
|
|
|
|
*/
|
|
|
|
if (cpu_ops[cpu]->cpu_disable)
|
|
|
|
return cpu_ops[cpu]->cpu_disable(cpu);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* __cpu_disable runs on the processor to be shutdown.
|
|
|
|
*/
|
|
|
|
int __cpu_disable(void)
|
|
|
|
{
|
|
|
|
unsigned int cpu = smp_processor_id();
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = op_cpu_disable(cpu);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Take this CPU offline. Once we clear this, we can't return,
|
|
|
|
* and we must not schedule until we're ready to give up the cpu.
|
|
|
|
*/
|
|
|
|
set_cpu_online(cpu, false);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* OK - migrate IRQs away from this CPU
|
|
|
|
*/
|
2015-09-24 11:32:14 +02:00
|
|
|
irq_migrate_all_off_this_cpu();
|
|
|
|
|
2013-10-24 21:30:18 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-05-07 16:18:36 +02:00
|
|
|
static int op_cpu_kill(unsigned int cpu)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* If we have no means of synchronising with the dying CPU, then assume
|
|
|
|
* that it is really dead. We can only wait for an arbitrary length of
|
|
|
|
* time and hope that it's dead, so let's skip the wait and just hope.
|
|
|
|
*/
|
|
|
|
if (!cpu_ops[cpu]->cpu_kill)
|
2015-04-20 18:55:30 +02:00
|
|
|
return 0;
|
2014-05-07 16:18:36 +02:00
|
|
|
|
|
|
|
return cpu_ops[cpu]->cpu_kill(cpu);
|
|
|
|
}
|
|
|
|
|
2013-10-24 21:30:18 +02:00
|
|
|
/*
|
|
|
|
* called on the thread which is asking for a CPU to be shutdown -
|
|
|
|
* waits until shutdown has completed, or it is timed out.
|
|
|
|
*/
|
|
|
|
void __cpu_die(unsigned int cpu)
|
|
|
|
{
|
2015-04-20 18:55:30 +02:00
|
|
|
int err;
|
|
|
|
|
2015-05-12 23:50:05 +02:00
|
|
|
if (!cpu_wait_death(cpu, 5)) {
|
2013-10-24 21:30:18 +02:00
|
|
|
pr_crit("CPU%u: cpu didn't die\n", cpu);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
pr_notice("CPU%u: shutdown\n", cpu);
|
2014-05-07 16:18:36 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Now that the dying CPU is beyond the point of no return w.r.t.
|
|
|
|
* in-kernel synchronisation, try to get the firwmare to help us to
|
|
|
|
* verify that it has really left the kernel before we consider
|
|
|
|
* clobbering anything it might still be using.
|
|
|
|
*/
|
2015-04-20 18:55:30 +02:00
|
|
|
err = op_cpu_kill(cpu);
|
|
|
|
if (err)
|
|
|
|
pr_warn("CPU%d may not have shut down cleanly: %d\n",
|
|
|
|
cpu, err);
|
2013-10-24 21:30:18 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Called from the idle thread for the CPU which has been shutdown.
|
|
|
|
*
|
|
|
|
* Note that we disable IRQs here, but do not re-enable them
|
|
|
|
* before returning to the caller. This is also the behaviour
|
|
|
|
* of the other hotplug-cpu capable cores, so presumably coming
|
|
|
|
* out of idle fixes this.
|
|
|
|
*/
|
|
|
|
void cpu_die(void)
|
|
|
|
{
|
|
|
|
unsigned int cpu = smp_processor_id();
|
|
|
|
|
|
|
|
idle_task_exit();
|
|
|
|
|
|
|
|
local_irq_disable();
|
|
|
|
|
|
|
|
/* Tell __cpu_die() that this CPU is now safe to dispose of */
|
2015-05-12 23:50:05 +02:00
|
|
|
(void)cpu_report_death();
|
2013-10-24 21:30:18 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Actually shutdown the CPU. This must never fail. The specific hotplug
|
|
|
|
* mechanism must perform all required cache maintenance to ensure that
|
|
|
|
* no dirty lines are lost in the process of shutting down the CPU.
|
|
|
|
*/
|
|
|
|
cpu_ops[cpu]->cpu_die(cpu);
|
|
|
|
|
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-02-23 11:31:41 +01:00
|
|
|
/*
|
|
|
|
* Kill the calling secondary CPU, early in bringup before it is turned
|
|
|
|
* online.
|
|
|
|
*/
|
|
|
|
void cpu_die_early(void)
|
|
|
|
{
|
|
|
|
int cpu = smp_processor_id();
|
|
|
|
|
|
|
|
pr_crit("CPU%d: will not boot\n", cpu);
|
|
|
|
|
|
|
|
/* Mark this CPU absent */
|
|
|
|
set_cpu_present(cpu, 0);
|
|
|
|
|
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
/* Check if we can park ourselves */
|
|
|
|
if (cpu_ops[cpu] && cpu_ops[cpu]->cpu_die)
|
|
|
|
cpu_ops[cpu]->cpu_die(cpu);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
cpu_park_loop();
|
|
|
|
}
|
|
|
|
|
2015-07-29 13:07:57 +02:00
|
|
|
static void __init hyp_mode_check(void)
|
|
|
|
{
|
|
|
|
if (is_hyp_mode_available())
|
|
|
|
pr_info("CPU: All CPU(s) started at EL2\n");
|
|
|
|
else if (is_hyp_mode_mismatched())
|
|
|
|
WARN_TAINT(1, TAINT_CPU_OUT_OF_SPEC,
|
|
|
|
"CPU: CPUs started in inconsistent modes");
|
|
|
|
else
|
|
|
|
pr_info("CPU: All CPU(s) started at EL1\n");
|
|
|
|
}
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
void __init smp_cpus_done(unsigned int max_cpus)
|
|
|
|
{
|
2013-08-30 19:06:48 +02:00
|
|
|
pr_info("SMP: Total of %d processors activated.\n", num_online_cpus());
|
2015-10-19 15:24:39 +02:00
|
|
|
setup_cpu_features();
|
2015-07-29 13:07:57 +02:00
|
|
|
hyp_mode_check();
|
|
|
|
apply_alternatives_all();
|
2012-03-05 12:49:30 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init smp_prepare_boot_cpu(void)
|
|
|
|
{
|
2015-10-19 15:24:40 +02:00
|
|
|
cpuinfo_store_boot_cpu();
|
2013-11-05 19:10:47 +01:00
|
|
|
set_my_cpu_offset(per_cpu_offset(smp_processor_id()));
|
2012-03-05 12:49:30 +01:00
|
|
|
}
|
|
|
|
|
2015-05-13 15:12:47 +02:00
|
|
|
static u64 __init of_get_cpu_mpidr(struct device_node *dn)
|
|
|
|
{
|
|
|
|
const __be32 *cell;
|
|
|
|
u64 hwid;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* A cpu node with missing "reg" property is
|
|
|
|
* considered invalid to build a cpu_logical_map
|
|
|
|
* entry.
|
|
|
|
*/
|
|
|
|
cell = of_get_property(dn, "reg", NULL);
|
|
|
|
if (!cell) {
|
|
|
|
pr_err("%s: missing reg property\n", dn->full_name);
|
|
|
|
return INVALID_HWID;
|
|
|
|
}
|
|
|
|
|
|
|
|
hwid = of_read_number(cell, of_n_addr_cells(dn));
|
|
|
|
/*
|
|
|
|
* Non affinity bits must be set to 0 in the DT
|
|
|
|
*/
|
|
|
|
if (hwid & ~MPIDR_HWID_BITMASK) {
|
|
|
|
pr_err("%s: invalid reg property\n", dn->full_name);
|
|
|
|
return INVALID_HWID;
|
|
|
|
}
|
|
|
|
return hwid;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Duplicate MPIDRs are a recipe for disaster. Scan all initialized
|
|
|
|
* entries and check for duplicates. If any is found just ignore the
|
|
|
|
* cpu. cpu_logical_map was initialized to INVALID_HWID to avoid
|
|
|
|
* matching valid MPIDR values.
|
|
|
|
*/
|
|
|
|
static bool __init is_mpidr_duplicate(unsigned int cpu, u64 hwid)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
for (i = 1; (i < cpu) && (i < NR_CPUS); i++)
|
|
|
|
if (cpu_logical_map(i) == hwid)
|
|
|
|
return true;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2015-05-13 15:12:46 +02:00
|
|
|
/*
|
|
|
|
* Initialize cpu operations for a logical cpu and
|
|
|
|
* set it in the possible mask on success
|
|
|
|
*/
|
|
|
|
static int __init smp_cpu_setup(int cpu)
|
|
|
|
{
|
|
|
|
if (cpu_read_ops(cpu))
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
if (cpu_ops[cpu]->cpu_init(cpu))
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
set_cpu_possible(cpu, true);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-05-13 15:12:47 +02:00
|
|
|
static bool bootcpu_valid __initdata;
|
|
|
|
static unsigned int cpu_count = 1;
|
|
|
|
|
|
|
|
#ifdef CONFIG_ACPI
|
|
|
|
/*
|
|
|
|
* acpi_map_gic_cpu_interface - parse processor MADT entry
|
|
|
|
*
|
|
|
|
* Carry out sanity checks on MADT processor entry and initialize
|
|
|
|
* cpu_logical_map on success
|
|
|
|
*/
|
|
|
|
static void __init
|
|
|
|
acpi_map_gic_cpu_interface(struct acpi_madt_generic_interrupt *processor)
|
|
|
|
{
|
|
|
|
u64 hwid = processor->arm_mpidr;
|
|
|
|
|
2015-07-03 09:29:06 +02:00
|
|
|
if (!(processor->flags & ACPI_MADT_ENABLED)) {
|
|
|
|
pr_debug("skipping disabled CPU entry with 0x%llx MPIDR\n", hwid);
|
2015-05-13 15:12:47 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2015-07-03 09:29:06 +02:00
|
|
|
if (hwid & ~MPIDR_HWID_BITMASK || hwid == INVALID_HWID) {
|
|
|
|
pr_err("skipping CPU entry with invalid MPIDR 0x%llx\n", hwid);
|
2015-05-13 15:12:47 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (is_mpidr_duplicate(cpu_count, hwid)) {
|
|
|
|
pr_err("duplicate CPU MPIDR 0x%llx in MADT\n", hwid);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check if GICC structure of boot CPU is available in the MADT */
|
|
|
|
if (cpu_logical_map(0) == hwid) {
|
|
|
|
if (bootcpu_valid) {
|
|
|
|
pr_err("duplicate boot CPU MPIDR: 0x%llx in MADT\n",
|
|
|
|
hwid);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
bootcpu_valid = true;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cpu_count >= NR_CPUS)
|
|
|
|
return;
|
|
|
|
|
|
|
|
/* map the logical cpu id to cpu MPIDR */
|
|
|
|
cpu_logical_map(cpu_count) = hwid;
|
|
|
|
|
2016-01-26 12:10:38 +01:00
|
|
|
/*
|
|
|
|
* Set-up the ACPI parking protocol cpu entries
|
|
|
|
* while initializing the cpu_logical_map to
|
|
|
|
* avoid parsing MADT entries multiple times for
|
|
|
|
* nothing (ie a valid cpu_logical_map entry should
|
|
|
|
* contain a valid parking protocol data set to
|
|
|
|
* initialize the cpu if the parking protocol is
|
|
|
|
* the only available enable method).
|
|
|
|
*/
|
|
|
|
acpi_set_mailbox_entry(cpu_count, processor);
|
|
|
|
|
2015-05-13 15:12:47 +02:00
|
|
|
cpu_count++;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init
|
|
|
|
acpi_parse_gic_cpu_interface(struct acpi_subtable_header *header,
|
|
|
|
const unsigned long end)
|
|
|
|
{
|
|
|
|
struct acpi_madt_generic_interrupt *processor;
|
|
|
|
|
|
|
|
processor = (struct acpi_madt_generic_interrupt *)header;
|
2015-07-07 01:16:48 +02:00
|
|
|
if (BAD_MADT_GICC_ENTRY(processor, end))
|
2015-05-13 15:12:47 +02:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
acpi_table_print_madt_entry(header);
|
|
|
|
|
|
|
|
acpi_map_gic_cpu_interface(processor);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define acpi_table_parse_madt(...) do { } while (0)
|
|
|
|
#endif
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
/*
|
2012-08-29 10:47:19 +02:00
|
|
|
* Enumerate the possible CPU set from the device tree and build the
|
|
|
|
* cpu logical map array containing MPIDR values related to logical
|
|
|
|
* cpus. Assumes that cpu_logical_map(0) has already been initialized.
|
2012-03-05 12:49:30 +01:00
|
|
|
*/
|
2015-11-12 13:04:42 +01:00
|
|
|
static void __init of_parse_and_init_cpus(void)
|
2012-03-05 12:49:30 +01:00
|
|
|
{
|
|
|
|
struct device_node *dn = NULL;
|
|
|
|
|
|
|
|
while ((dn = of_find_node_by_type(dn, "cpu"))) {
|
2015-05-13 15:12:47 +02:00
|
|
|
u64 hwid = of_get_cpu_mpidr(dn);
|
2012-08-29 10:47:19 +02:00
|
|
|
|
2015-05-13 15:12:47 +02:00
|
|
|
if (hwid == INVALID_HWID)
|
2012-08-29 10:47:19 +02:00
|
|
|
goto next;
|
|
|
|
|
2015-05-13 15:12:47 +02:00
|
|
|
if (is_mpidr_duplicate(cpu_count, hwid)) {
|
|
|
|
pr_err("%s: duplicate cpu reg properties in the DT\n",
|
|
|
|
dn->full_name);
|
2012-08-29 10:47:19 +02:00
|
|
|
goto next;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The numbering scheme requires that the boot CPU
|
|
|
|
* must be assigned logical id 0. Record it so that
|
|
|
|
* the logical map built from DT is validated and can
|
|
|
|
* be used.
|
|
|
|
*/
|
|
|
|
if (hwid == cpu_logical_map(0)) {
|
|
|
|
if (bootcpu_valid) {
|
|
|
|
pr_err("%s: duplicate boot cpu reg property in DT\n",
|
|
|
|
dn->full_name);
|
|
|
|
goto next;
|
|
|
|
}
|
|
|
|
|
|
|
|
bootcpu_valid = true;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_logical_map has already been
|
|
|
|
* initialized and the boot cpu doesn't need
|
|
|
|
* the enable-method so continue without
|
|
|
|
* incrementing cpu.
|
|
|
|
*/
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2015-05-13 15:12:47 +02:00
|
|
|
if (cpu_count >= NR_CPUS)
|
2012-03-05 12:49:30 +01:00
|
|
|
goto next;
|
|
|
|
|
2012-08-29 10:47:19 +02:00
|
|
|
pr_debug("cpu logical map 0x%llx\n", hwid);
|
2015-05-13 15:12:47 +02:00
|
|
|
cpu_logical_map(cpu_count) = hwid;
|
2012-03-05 12:49:30 +01:00
|
|
|
next:
|
2015-05-13 15:12:47 +02:00
|
|
|
cpu_count++;
|
2012-03-05 12:49:30 +01:00
|
|
|
}
|
2015-05-13 15:12:47 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enumerate the possible CPU set from the device tree or ACPI and build the
|
|
|
|
* cpu logical map array containing MPIDR values related to logical
|
|
|
|
* cpus. Assumes that cpu_logical_map(0) has already been initialized.
|
|
|
|
*/
|
|
|
|
void __init smp_init_cpus(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (acpi_disabled)
|
|
|
|
of_parse_and_init_cpus();
|
|
|
|
else
|
|
|
|
/*
|
|
|
|
* do a walk of MADT to determine how many CPUs
|
|
|
|
* we have including disabled CPUs, and get information
|
|
|
|
* we need for SMP init
|
|
|
|
*/
|
|
|
|
acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
|
|
|
|
acpi_parse_gic_cpu_interface, 0);
|
2012-03-05 12:49:30 +01:00
|
|
|
|
2015-05-13 15:12:47 +02:00
|
|
|
if (cpu_count > NR_CPUS)
|
|
|
|
pr_warn("no. of cores (%d) greater than configured maximum of %d - clipping\n",
|
|
|
|
cpu_count, NR_CPUS);
|
2012-08-29 10:47:19 +02:00
|
|
|
|
|
|
|
if (!bootcpu_valid) {
|
2015-05-13 15:12:47 +02:00
|
|
|
pr_err("missing boot CPU MPIDR, not enabling secondaries\n");
|
2012-08-29 10:47:19 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2015-05-13 15:12:46 +02:00
|
|
|
* We need to set the cpu_logical_map entries before enabling
|
|
|
|
* the cpus so that cpu processor description entries (DT cpu nodes
|
|
|
|
* and ACPI MADT entries) can be retrieved by matching the cpu hwid
|
|
|
|
* with entries in cpu_logical_map while initializing the cpus.
|
|
|
|
* If the cpu set-up fails, invalidate the cpu_logical_map entry.
|
2012-08-29 10:47:19 +02:00
|
|
|
*/
|
2015-05-13 15:12:46 +02:00
|
|
|
for (i = 1; i < NR_CPUS; i++) {
|
|
|
|
if (cpu_logical_map(i) != INVALID_HWID) {
|
|
|
|
if (smp_cpu_setup(i))
|
|
|
|
cpu_logical_map(i) = INVALID_HWID;
|
|
|
|
}
|
|
|
|
}
|
2012-03-05 12:49:30 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init smp_prepare_cpus(unsigned int max_cpus)
|
|
|
|
{
|
2013-10-24 21:30:15 +02:00
|
|
|
int err;
|
|
|
|
unsigned int cpu, ncores = num_possible_cpus();
|
2012-03-05 12:49:30 +01:00
|
|
|
|
2014-03-04 08:51:17 +01:00
|
|
|
init_cpu_topology();
|
|
|
|
|
|
|
|
smp_store_cpu_info(smp_processor_id());
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
/*
|
|
|
|
* are we trying to boot more cores than exist?
|
|
|
|
*/
|
|
|
|
if (max_cpus > ncores)
|
|
|
|
max_cpus = ncores;
|
|
|
|
|
2013-01-02 16:24:22 +01:00
|
|
|
/* Don't bother if we're effectively UP */
|
|
|
|
if (max_cpus <= 1)
|
|
|
|
return;
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
/*
|
|
|
|
* Initialise the present map (which describes the set of CPUs
|
|
|
|
* actually populated at the present time) and release the
|
|
|
|
* secondaries from the bootloader.
|
2013-01-02 16:24:22 +01:00
|
|
|
*
|
|
|
|
* Make sure we online at most (max_cpus - 1) additional CPUs.
|
2012-03-05 12:49:30 +01:00
|
|
|
*/
|
2013-01-02 16:24:22 +01:00
|
|
|
max_cpus--;
|
2012-03-05 12:49:30 +01:00
|
|
|
for_each_possible_cpu(cpu) {
|
|
|
|
if (max_cpus == 0)
|
|
|
|
break;
|
|
|
|
|
2013-01-02 16:24:22 +01:00
|
|
|
if (cpu == smp_processor_id())
|
|
|
|
continue;
|
|
|
|
|
2013-10-24 21:30:15 +02:00
|
|
|
if (!cpu_ops[cpu])
|
2012-03-05 12:49:30 +01:00
|
|
|
continue;
|
|
|
|
|
2013-10-24 21:30:15 +02:00
|
|
|
err = cpu_ops[cpu]->cpu_prepare(cpu);
|
2013-01-02 16:24:22 +01:00
|
|
|
if (err)
|
|
|
|
continue;
|
2012-03-05 12:49:30 +01:00
|
|
|
|
|
|
|
set_cpu_present(cpu, true);
|
|
|
|
max_cpus--;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-08-16 18:48:05 +02:00
|
|
|
void (*__smp_cross_call)(const struct cpumask *, unsigned int);
|
2012-03-05 12:49:30 +01:00
|
|
|
|
|
|
|
void __init set_smp_cross_call(void (*fn)(const struct cpumask *, unsigned int))
|
|
|
|
{
|
2014-07-25 22:05:32 +02:00
|
|
|
__smp_cross_call = fn;
|
2012-03-05 12:49:30 +01:00
|
|
|
}
|
|
|
|
|
2014-07-25 22:05:32 +02:00
|
|
|
static const char *ipi_types[NR_IPI] __tracepoint_string = {
|
|
|
|
#define S(x,s) [x] = s
|
2012-03-05 12:49:30 +01:00
|
|
|
S(IPI_RESCHEDULE, "Rescheduling interrupts"),
|
|
|
|
S(IPI_CALL_FUNC, "Function call interrupts"),
|
|
|
|
S(IPI_CPU_STOP, "CPU stop interrupts"),
|
2013-09-04 11:55:17 +02:00
|
|
|
S(IPI_TIMER, "Timer broadcast interrupts"),
|
2014-05-12 17:48:51 +02:00
|
|
|
S(IPI_IRQ_WORK, "IRQ work interrupts"),
|
2016-01-26 12:10:38 +01:00
|
|
|
S(IPI_WAKEUP, "CPU wake-up interrupts"),
|
2012-03-05 12:49:30 +01:00
|
|
|
};
|
|
|
|
|
2014-07-25 22:05:32 +02:00
|
|
|
static void smp_cross_call(const struct cpumask *target, unsigned int ipinr)
|
|
|
|
{
|
|
|
|
trace_ipi_raise(target, ipi_types[ipinr]);
|
|
|
|
__smp_cross_call(target, ipinr);
|
|
|
|
}
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
void show_ipi_list(struct seq_file *p, int prec)
|
|
|
|
{
|
|
|
|
unsigned int cpu, i;
|
|
|
|
|
|
|
|
for (i = 0; i < NR_IPI; i++) {
|
2014-07-25 22:05:32 +02:00
|
|
|
seq_printf(p, "%*s%u:%s", prec - 1, "IPI", i,
|
2012-03-05 12:49:30 +01:00
|
|
|
prec >= 4 ? " " : "");
|
2013-11-07 16:25:44 +01:00
|
|
|
for_each_online_cpu(cpu)
|
2012-03-05 12:49:30 +01:00
|
|
|
seq_printf(p, "%10u ",
|
|
|
|
__get_irq_stat(cpu, ipi_irqs[i]));
|
|
|
|
seq_printf(p, " %s\n", ipi_types[i]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
u64 smp_irq_stat_cpu(unsigned int cpu)
|
|
|
|
{
|
|
|
|
u64 sum = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < NR_IPI; i++)
|
|
|
|
sum += __get_irq_stat(cpu, ipi_irqs[i]);
|
|
|
|
|
|
|
|
return sum;
|
|
|
|
}
|
|
|
|
|
2014-07-25 22:05:32 +02:00
|
|
|
void arch_send_call_function_ipi_mask(const struct cpumask *mask)
|
|
|
|
{
|
|
|
|
smp_cross_call(mask, IPI_CALL_FUNC);
|
|
|
|
}
|
|
|
|
|
|
|
|
void arch_send_call_function_single_ipi(int cpu)
|
|
|
|
{
|
2015-01-23 06:36:42 +01:00
|
|
|
smp_cross_call(cpumask_of(cpu), IPI_CALL_FUNC);
|
2014-07-25 22:05:32 +02:00
|
|
|
}
|
|
|
|
|
2016-01-26 12:10:38 +01:00
|
|
|
#ifdef CONFIG_ARM64_ACPI_PARKING_PROTOCOL
|
|
|
|
void arch_send_wakeup_ipi_mask(const struct cpumask *mask)
|
|
|
|
{
|
|
|
|
smp_cross_call(mask, IPI_WAKEUP);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-07-25 22:05:32 +02:00
|
|
|
#ifdef CONFIG_IRQ_WORK
|
|
|
|
void arch_irq_work_raise(void)
|
|
|
|
{
|
|
|
|
if (__smp_cross_call)
|
|
|
|
smp_cross_call(cpumask_of(smp_processor_id()), IPI_IRQ_WORK);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
static DEFINE_RAW_SPINLOCK(stop_lock);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ipi_cpu_stop - handle IPI from smp_send_stop()
|
|
|
|
*/
|
|
|
|
static void ipi_cpu_stop(unsigned int cpu)
|
|
|
|
{
|
|
|
|
if (system_state == SYSTEM_BOOTING ||
|
|
|
|
system_state == SYSTEM_RUNNING) {
|
|
|
|
raw_spin_lock(&stop_lock);
|
|
|
|
pr_crit("CPU%u: stopping\n", cpu);
|
|
|
|
dump_stack();
|
|
|
|
raw_spin_unlock(&stop_lock);
|
|
|
|
}
|
|
|
|
|
|
|
|
set_cpu_online(cpu, false);
|
|
|
|
|
|
|
|
local_irq_disable();
|
|
|
|
|
|
|
|
while (1)
|
|
|
|
cpu_relax();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Main handler for inter-processor interrupts
|
|
|
|
*/
|
|
|
|
void handle_IPI(int ipinr, struct pt_regs *regs)
|
|
|
|
{
|
|
|
|
unsigned int cpu = smp_processor_id();
|
|
|
|
struct pt_regs *old_regs = set_irq_regs(regs);
|
|
|
|
|
2014-07-25 22:05:32 +02:00
|
|
|
if ((unsigned)ipinr < NR_IPI) {
|
2015-06-24 22:14:18 +02:00
|
|
|
trace_ipi_entry_rcuidle(ipi_types[ipinr]);
|
2014-07-25 22:05:32 +02:00
|
|
|
__inc_irq_stat(cpu, ipi_irqs[ipinr]);
|
|
|
|
}
|
2012-03-05 12:49:30 +01:00
|
|
|
|
|
|
|
switch (ipinr) {
|
|
|
|
case IPI_RESCHEDULE:
|
|
|
|
scheduler_ipi();
|
|
|
|
break;
|
|
|
|
|
|
|
|
case IPI_CALL_FUNC:
|
|
|
|
irq_enter();
|
|
|
|
generic_smp_call_function_interrupt();
|
|
|
|
irq_exit();
|
|
|
|
break;
|
|
|
|
|
|
|
|
case IPI_CPU_STOP:
|
|
|
|
irq_enter();
|
|
|
|
ipi_cpu_stop(cpu);
|
|
|
|
irq_exit();
|
|
|
|
break;
|
|
|
|
|
2013-09-04 11:55:17 +02:00
|
|
|
#ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
|
|
|
|
case IPI_TIMER:
|
|
|
|
irq_enter();
|
|
|
|
tick_receive_broadcast();
|
|
|
|
irq_exit();
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
|
2014-05-12 17:48:51 +02:00
|
|
|
#ifdef CONFIG_IRQ_WORK
|
|
|
|
case IPI_IRQ_WORK:
|
|
|
|
irq_enter();
|
|
|
|
irq_work_run();
|
|
|
|
irq_exit();
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
|
2016-01-26 12:10:38 +01:00
|
|
|
#ifdef CONFIG_ARM64_ACPI_PARKING_PROTOCOL
|
|
|
|
case IPI_WAKEUP:
|
|
|
|
WARN_ONCE(!acpi_parking_protocol_valid(cpu),
|
|
|
|
"CPU%u: Wake-up IPI outside the ACPI parking protocol\n",
|
|
|
|
cpu);
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
default:
|
|
|
|
pr_crit("CPU%u: Unknown IPI message 0x%x\n", cpu, ipinr);
|
|
|
|
break;
|
|
|
|
}
|
2014-07-25 22:05:32 +02:00
|
|
|
|
|
|
|
if ((unsigned)ipinr < NR_IPI)
|
2015-06-24 22:14:18 +02:00
|
|
|
trace_ipi_exit_rcuidle(ipi_types[ipinr]);
|
2012-03-05 12:49:30 +01:00
|
|
|
set_irq_regs(old_regs);
|
|
|
|
}
|
|
|
|
|
|
|
|
void smp_send_reschedule(int cpu)
|
|
|
|
{
|
|
|
|
smp_cross_call(cpumask_of(cpu), IPI_RESCHEDULE);
|
|
|
|
}
|
|
|
|
|
2013-09-04 11:55:17 +02:00
|
|
|
#ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
|
|
|
|
void tick_broadcast(const struct cpumask *mask)
|
|
|
|
{
|
|
|
|
smp_cross_call(mask, IPI_TIMER);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-03-05 12:49:30 +01:00
|
|
|
void smp_send_stop(void)
|
|
|
|
{
|
|
|
|
unsigned long timeout;
|
|
|
|
|
|
|
|
if (num_online_cpus() > 1) {
|
|
|
|
cpumask_t mask;
|
|
|
|
|
|
|
|
cpumask_copy(&mask, cpu_online_mask);
|
2015-03-05 01:19:18 +01:00
|
|
|
cpumask_clear_cpu(smp_processor_id(), &mask);
|
2012-03-05 12:49:30 +01:00
|
|
|
|
|
|
|
smp_cross_call(&mask, IPI_CPU_STOP);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Wait up to one second for other CPUs to stop */
|
|
|
|
timeout = USEC_PER_SEC;
|
|
|
|
while (num_online_cpus() > 1 && timeout--)
|
|
|
|
udelay(1);
|
|
|
|
|
|
|
|
if (num_online_cpus() > 1)
|
|
|
|
pr_warning("SMP: failed to stop secondary CPUs\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* not supported here
|
|
|
|
*/
|
|
|
|
int setup_profiling_timer(unsigned int multiplier)
|
|
|
|
{
|
|
|
|
return -EINVAL;
|
|
|
|
}
|