2006-05-13 18:11:23 +02:00
|
|
|
/*
|
|
|
|
* QEMU PREP PCI host
|
|
|
|
*
|
|
|
|
* Copyright (c) 2006 Fabrice Bellard
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2006-05-13 18:11:23 +02:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "hw.h"
|
2012-12-12 13:24:50 +01:00
|
|
|
#include "pci/pci.h"
|
|
|
|
#include "pci/pci_host.h"
|
2012-04-14 22:48:37 +02:00
|
|
|
#include "pc.h"
|
2012-01-03 02:42:46 +01:00
|
|
|
#include "exec-memory.h"
|
2006-05-13 18:11:23 +02:00
|
|
|
|
2012-08-20 19:08:04 +02:00
|
|
|
#define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
|
|
|
|
|
|
|
|
#define RAVEN_PCI_HOST_BRIDGE(obj) \
|
|
|
|
OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE)
|
|
|
|
|
2012-01-03 02:42:46 +01:00
|
|
|
typedef struct PRePPCIState {
|
2012-08-20 19:08:09 +02:00
|
|
|
PCIHostState parent_obj;
|
2012-08-20 19:08:04 +02:00
|
|
|
|
2012-04-14 22:48:37 +02:00
|
|
|
MemoryRegion intack;
|
2012-01-03 02:42:46 +01:00
|
|
|
qemu_irq irq[4];
|
|
|
|
} PREPPCIState;
|
2006-05-13 18:11:23 +02:00
|
|
|
|
2012-01-03 01:50:07 +01:00
|
|
|
typedef struct RavenPCIState {
|
|
|
|
PCIDevice dev;
|
|
|
|
} RavenPCIState;
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static inline uint32_t PPC_PCIIO_config(hwaddr addr)
|
2006-05-13 18:11:23 +02:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2012-08-20 19:08:04 +02:00
|
|
|
for (i = 0; i < 11; i++) {
|
|
|
|
if ((addr & (1 << (11 + i))) != 0) {
|
2006-05-13 18:11:23 +02:00
|
|
|
break;
|
2012-08-20 19:08:04 +02:00
|
|
|
}
|
2006-05-13 18:11:23 +02:00
|
|
|
}
|
|
|
|
return (addr & 0x7ff) | (i << 11);
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static void ppc_pci_io_write(void *opaque, hwaddr addr,
|
2012-01-07 08:28:53 +01:00
|
|
|
uint64_t val, unsigned int size)
|
2006-05-13 18:11:23 +02:00
|
|
|
{
|
|
|
|
PREPPCIState *s = opaque;
|
2012-08-20 19:08:09 +02:00
|
|
|
PCIHostState *phb = PCI_HOST_BRIDGE(s);
|
|
|
|
pci_data_write(phb->bus, PPC_PCIIO_config(addr), val, size);
|
2006-05-13 18:11:23 +02:00
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t ppc_pci_io_read(void *opaque, hwaddr addr,
|
2012-01-07 08:28:53 +01:00
|
|
|
unsigned int size)
|
2006-05-13 18:11:23 +02:00
|
|
|
{
|
|
|
|
PREPPCIState *s = opaque;
|
2012-08-20 19:08:09 +02:00
|
|
|
PCIHostState *phb = PCI_HOST_BRIDGE(s);
|
|
|
|
return pci_data_read(phb->bus, PPC_PCIIO_config(addr), size);
|
2006-05-13 18:11:23 +02:00
|
|
|
}
|
|
|
|
|
2011-11-21 16:16:57 +01:00
|
|
|
static const MemoryRegionOps PPC_PCIIO_ops = {
|
2012-01-07 08:28:53 +01:00
|
|
|
.read = ppc_pci_io_read,
|
|
|
|
.write = ppc_pci_io_write,
|
2012-01-12 03:44:42 +01:00
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
2006-05-13 18:11:23 +02:00
|
|
|
};
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t ppc_intack_read(void *opaque, hwaddr addr,
|
2012-04-14 22:48:37 +02:00
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
return pic_read_irq(isa_pic);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps PPC_intack_ops = {
|
|
|
|
.read = ppc_intack_read,
|
|
|
|
.valid = {
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2006-09-24 02:16:34 +02:00
|
|
|
static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
|
2006-05-13 18:11:23 +02:00
|
|
|
{
|
2006-09-24 19:01:44 +02:00
|
|
|
return (irq_num + (pci_dev->devfn >> 3)) & 1;
|
2006-09-24 02:16:34 +02:00
|
|
|
}
|
|
|
|
|
2009-08-28 15:28:17 +02:00
|
|
|
static void prep_set_irq(void *opaque, int irq_num, int level)
|
2006-09-24 02:16:34 +02:00
|
|
|
{
|
2009-08-28 15:28:17 +02:00
|
|
|
qemu_irq *pic = opaque;
|
|
|
|
|
2012-01-03 02:42:46 +01:00
|
|
|
qemu_set_irq(pic[irq_num] , level);
|
2006-05-13 18:11:23 +02:00
|
|
|
}
|
|
|
|
|
2012-01-03 02:42:46 +01:00
|
|
|
static int raven_pcihost_init(SysBusDevice *dev)
|
2006-05-13 18:11:23 +02:00
|
|
|
{
|
2012-08-20 19:08:08 +02:00
|
|
|
PCIHostState *h = PCI_HOST_BRIDGE(dev);
|
2012-08-20 19:08:04 +02:00
|
|
|
PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev);
|
2012-01-03 02:42:46 +01:00
|
|
|
MemoryRegion *address_space_mem = get_system_memory();
|
|
|
|
MemoryRegion *address_space_io = get_system_io();
|
|
|
|
PCIBus *bus;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
sysbus_init_irq(dev, &s->irq[i]);
|
|
|
|
}
|
2006-05-13 18:11:23 +02:00
|
|
|
|
2012-08-20 19:08:04 +02:00
|
|
|
bus = pci_register_bus(DEVICE(dev), NULL,
|
2012-01-03 02:42:46 +01:00
|
|
|
prep_set_irq, prep_map_irq, s->irq,
|
|
|
|
address_space_mem, address_space_io, 0, 4);
|
|
|
|
h->bus = bus;
|
2006-05-13 18:11:23 +02:00
|
|
|
|
2012-01-03 02:42:46 +01:00
|
|
|
memory_region_init_io(&h->conf_mem, &pci_host_conf_be_ops, s,
|
2011-07-24 16:47:18 +02:00
|
|
|
"pci-conf-idx", 1);
|
2012-01-03 02:42:46 +01:00
|
|
|
sysbus_add_io(dev, 0xcf8, &h->conf_mem);
|
|
|
|
sysbus_init_ioports(&h->busdev, 0xcf8, 1);
|
2011-07-24 16:47:18 +02:00
|
|
|
|
2012-01-03 02:42:46 +01:00
|
|
|
memory_region_init_io(&h->data_mem, &pci_host_data_be_ops, s,
|
2011-07-24 16:47:18 +02:00
|
|
|
"pci-conf-data", 1);
|
2012-01-03 02:42:46 +01:00
|
|
|
sysbus_add_io(dev, 0xcfc, &h->data_mem);
|
|
|
|
sysbus_init_ioports(&h->busdev, 0xcfc, 1);
|
2006-05-13 18:11:23 +02:00
|
|
|
|
2012-01-03 02:42:46 +01:00
|
|
|
memory_region_init_io(&h->mmcfg, &PPC_PCIIO_ops, s, "pciio", 0x00400000);
|
|
|
|
memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
|
2006-05-13 18:11:23 +02:00
|
|
|
|
2012-04-14 22:48:37 +02:00
|
|
|
memory_region_init_io(&s->intack, &PPC_intack_ops, s, "pci-intack", 1);
|
|
|
|
memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->intack);
|
2012-01-03 02:42:46 +01:00
|
|
|
pci_create_simple(bus, 0, "raven");
|
2012-01-03 01:50:07 +01:00
|
|
|
|
2012-01-03 02:42:46 +01:00
|
|
|
return 0;
|
2012-01-03 01:50:07 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static int raven_init(PCIDevice *d)
|
|
|
|
{
|
2006-05-13 18:11:23 +02:00
|
|
|
d->config[0x0C] = 0x08; // cache_line_size
|
|
|
|
d->config[0x0D] = 0x10; // latency_timer
|
|
|
|
d->config[0x34] = 0x00; // capabilities_pointer
|
|
|
|
|
2012-01-03 01:50:07 +01:00
|
|
|
return 0;
|
2006-05-13 18:11:23 +02:00
|
|
|
}
|
2012-01-03 01:50:07 +01:00
|
|
|
|
|
|
|
static const VMStateDescription vmstate_raven = {
|
|
|
|
.name = "raven",
|
|
|
|
.version_id = 0,
|
|
|
|
.minimum_version_id = 0,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_PCI_DEVICE(dev, RavenPCIState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2011-12-04 19:22:06 +01:00
|
|
|
static void raven_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
2011-12-08 04:34:16 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2011-12-04 19:22:06 +01:00
|
|
|
|
|
|
|
k->init = raven_init;
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
|
|
|
|
k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
|
|
|
|
k->revision = 0x00;
|
|
|
|
k->class_id = PCI_CLASS_BRIDGE_HOST;
|
2011-12-08 04:34:16 +01:00
|
|
|
dc->desc = "PReP Host Bridge - Motorola Raven";
|
|
|
|
dc->vmsd = &vmstate_raven;
|
|
|
|
dc->no_user = 1;
|
2011-12-04 19:22:06 +01:00
|
|
|
}
|
|
|
|
|
2012-08-20 19:07:56 +02:00
|
|
|
static const TypeInfo raven_info = {
|
2011-12-04 19:22:06 +01:00
|
|
|
.name = "raven",
|
2011-12-08 04:34:16 +01:00
|
|
|
.parent = TYPE_PCI_DEVICE,
|
|
|
|
.instance_size = sizeof(RavenPCIState),
|
2011-12-04 19:22:06 +01:00
|
|
|
.class_init = raven_class_init,
|
2012-01-03 01:50:07 +01:00
|
|
|
};
|
|
|
|
|
2012-01-24 20:12:29 +01:00
|
|
|
static void raven_pcihost_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
2011-12-08 04:34:16 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-24 20:12:29 +01:00
|
|
|
|
|
|
|
k->init = raven_pcihost_init;
|
2011-12-08 04:34:16 +01:00
|
|
|
dc->fw_name = "pci";
|
|
|
|
dc->no_user = 1;
|
2012-01-24 20:12:29 +01:00
|
|
|
}
|
|
|
|
|
2012-08-20 19:07:56 +02:00
|
|
|
static const TypeInfo raven_pcihost_info = {
|
2012-08-20 19:08:04 +02:00
|
|
|
.name = TYPE_RAVEN_PCI_HOST_BRIDGE,
|
2012-08-20 19:08:08 +02:00
|
|
|
.parent = TYPE_PCI_HOST_BRIDGE,
|
2011-12-08 04:34:16 +01:00
|
|
|
.instance_size = sizeof(PREPPCIState),
|
2012-01-24 20:12:29 +01:00
|
|
|
.class_init = raven_pcihost_class_init,
|
2012-01-03 02:42:46 +01:00
|
|
|
};
|
|
|
|
|
2012-02-09 15:20:55 +01:00
|
|
|
static void raven_register_types(void)
|
2012-01-03 01:50:07 +01:00
|
|
|
{
|
2011-12-08 04:34:16 +01:00
|
|
|
type_register_static(&raven_pcihost_info);
|
|
|
|
type_register_static(&raven_info);
|
2012-01-03 01:50:07 +01:00
|
|
|
}
|
|
|
|
|
2012-02-09 15:20:55 +01:00
|
|
|
type_init(raven_register_types)
|