2003-11-13 02:46:15 +01:00
|
|
|
/*
|
|
|
|
* QEMU DMA emulation
|
2004-11-07 19:04:02 +01:00
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2004 Vassili Karpov (malc)
|
|
|
|
*
|
2003-11-13 02:46:15 +01:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2013-02-04 15:40:22 +01:00
|
|
|
#include "hw/hw.h"
|
2013-02-05 17:06:20 +01:00
|
|
|
#include "hw/isa/isa.h"
|
2012-12-17 18:20:00 +01:00
|
|
|
#include "qemu/main-loop.h"
|
2014-09-10 13:47:15 +02:00
|
|
|
#include "trace.h"
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
/* #define DEBUG_DMA */
|
2004-06-07 22:51:58 +02:00
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
#define dolog(...) fprintf (stderr, "dma: " __VA_ARGS__)
|
2003-11-13 02:46:15 +01:00
|
|
|
#ifdef DEBUG_DMA
|
|
|
|
#define linfo(...) fprintf (stderr, "dma: " __VA_ARGS__)
|
|
|
|
#define ldebug(...) fprintf (stderr, "dma: " __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define linfo(...)
|
|
|
|
#define ldebug(...)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
struct dma_regs {
|
|
|
|
int now[2];
|
|
|
|
uint16_t base[2];
|
|
|
|
uint8_t mode;
|
|
|
|
uint8_t page;
|
2004-06-21 18:47:42 +02:00
|
|
|
uint8_t pageh;
|
2003-11-13 02:46:15 +01:00
|
|
|
uint8_t dack;
|
|
|
|
uint8_t eop;
|
2004-02-26 00:25:55 +01:00
|
|
|
DMA_transfer_handler transfer_handler;
|
|
|
|
void *opaque;
|
2003-11-13 02:46:15 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
#define ADDR 0
|
|
|
|
#define COUNT 1
|
|
|
|
|
|
|
|
static struct dma_cont {
|
|
|
|
uint8_t status;
|
|
|
|
uint8_t command;
|
|
|
|
uint8_t mask;
|
|
|
|
uint8_t flip_flop;
|
2004-04-07 00:43:01 +02:00
|
|
|
int dshift;
|
2003-11-13 02:46:15 +01:00
|
|
|
struct dma_regs regs[4];
|
2010-05-22 10:00:52 +02:00
|
|
|
qemu_irq *cpu_request_exit;
|
2012-09-19 13:50:09 +02:00
|
|
|
MemoryRegion channel_io;
|
|
|
|
MemoryRegion cont_io;
|
2003-11-13 02:46:15 +01:00
|
|
|
} dma_controllers[2];
|
|
|
|
|
|
|
|
enum {
|
2004-11-14 18:30:35 +01:00
|
|
|
CMD_MEMORY_TO_MEMORY = 0x01,
|
|
|
|
CMD_FIXED_ADDRESS = 0x02,
|
|
|
|
CMD_BLOCK_CONTROLLER = 0x04,
|
|
|
|
CMD_COMPRESSED_TIME = 0x08,
|
|
|
|
CMD_CYCLIC_PRIORITY = 0x10,
|
|
|
|
CMD_EXTENDED_WRITE = 0x20,
|
|
|
|
CMD_LOW_DREQ = 0x40,
|
|
|
|
CMD_LOW_DACK = 0x80,
|
|
|
|
CMD_NOT_SUPPORTED = CMD_MEMORY_TO_MEMORY | CMD_FIXED_ADDRESS
|
|
|
|
| CMD_COMPRESSED_TIME | CMD_CYCLIC_PRIORITY | CMD_EXTENDED_WRITE
|
|
|
|
| CMD_LOW_DREQ | CMD_LOW_DACK
|
2003-11-13 02:46:15 +01:00
|
|
|
|
|
|
|
};
|
|
|
|
|
2008-10-31 18:25:56 +01:00
|
|
|
static void DMA_run (void);
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
static int channels[8] = {-1, 2, 3, 1, -1, -1, -1, 0};
|
|
|
|
|
2004-03-14 22:41:34 +01:00
|
|
|
static void write_page (void *opaque, uint32_t nport, uint32_t data)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
struct dma_cont *d = opaque;
|
2003-11-13 02:46:15 +01:00
|
|
|
int ichan;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
ichan = channels[nport & 7];
|
2003-11-13 02:46:15 +01:00
|
|
|
if (-1 == ichan) {
|
2004-11-07 19:04:02 +01:00
|
|
|
dolog ("invalid channel %#x %#x\n", nport, data);
|
2003-11-13 02:46:15 +01:00
|
|
|
return;
|
|
|
|
}
|
2004-04-07 00:43:01 +02:00
|
|
|
d->regs[ichan].page = data;
|
|
|
|
}
|
|
|
|
|
2004-06-21 18:47:42 +02:00
|
|
|
static void write_pageh (void *opaque, uint32_t nport, uint32_t data)
|
2004-04-07 00:43:01 +02:00
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int ichan;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
ichan = channels[nport & 7];
|
2004-06-21 18:47:42 +02:00
|
|
|
if (-1 == ichan) {
|
2004-11-07 19:04:02 +01:00
|
|
|
dolog ("invalid channel %#x %#x\n", nport, data);
|
2004-06-21 18:47:42 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
d->regs[ichan].pageh = data;
|
|
|
|
}
|
2004-04-07 00:43:01 +02:00
|
|
|
|
2004-06-21 18:47:42 +02:00
|
|
|
static uint32_t read_page (void *opaque, uint32_t nport)
|
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int ichan;
|
|
|
|
|
|
|
|
ichan = channels[nport & 7];
|
2004-04-07 00:43:01 +02:00
|
|
|
if (-1 == ichan) {
|
2004-11-07 19:04:02 +01:00
|
|
|
dolog ("invalid channel read %#x\n", nport);
|
2004-04-07 00:43:01 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return d->regs[ichan].page;
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2004-06-21 18:47:42 +02:00
|
|
|
static uint32_t read_pageh (void *opaque, uint32_t nport)
|
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int ichan;
|
|
|
|
|
|
|
|
ichan = channels[nport & 7];
|
|
|
|
if (-1 == ichan) {
|
2004-11-07 19:04:02 +01:00
|
|
|
dolog ("invalid channel read %#x\n", nport);
|
2004-06-21 18:47:42 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return d->regs[ichan].pageh;
|
|
|
|
}
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
static inline void init_chan (struct dma_cont *d, int ichan)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
|
|
|
struct dma_regs *r;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
r = d->regs + ichan;
|
2004-11-07 19:04:02 +01:00
|
|
|
r->now[ADDR] = r->base[ADDR] << d->dshift;
|
2003-11-13 02:46:15 +01:00
|
|
|
r->now[COUNT] = 0;
|
|
|
|
}
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
static inline int getff (struct dma_cont *d)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
|
|
|
int ff;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
ff = d->flip_flop;
|
|
|
|
d->flip_flop = !ff;
|
2003-11-13 02:46:15 +01:00
|
|
|
return ff;
|
|
|
|
}
|
|
|
|
|
2012-09-19 13:50:09 +02:00
|
|
|
static uint64_t read_chan(void *opaque, hwaddr nport, unsigned size)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
struct dma_cont *d = opaque;
|
2004-11-07 19:04:02 +01:00
|
|
|
int ichan, nreg, iport, ff, val, dir;
|
2003-11-13 02:46:15 +01:00
|
|
|
struct dma_regs *r;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
iport = (nport >> d->dshift) & 0x0f;
|
|
|
|
ichan = iport >> 1;
|
|
|
|
nreg = iport & 1;
|
|
|
|
r = d->regs + ichan;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
dir = ((r->mode >> 5) & 1) ? -1 : 1;
|
2004-04-07 00:43:01 +02:00
|
|
|
ff = getff (d);
|
2003-11-13 02:46:15 +01:00
|
|
|
if (nreg)
|
2004-04-07 00:43:01 +02:00
|
|
|
val = (r->base[COUNT] << d->dshift) - r->now[COUNT];
|
2003-11-13 02:46:15 +01:00
|
|
|
else
|
2004-11-07 19:04:02 +01:00
|
|
|
val = r->now[ADDR] + r->now[COUNT] * dir;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
ldebug ("read_chan %#x -> %d\n", iport, val);
|
2004-04-07 00:43:01 +02:00
|
|
|
return (val >> (d->dshift + (ff << 3))) & 0xff;
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2012-09-19 13:50:09 +02:00
|
|
|
static void write_chan(void *opaque, hwaddr nport, uint64_t data,
|
|
|
|
unsigned size)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int iport, ichan, nreg;
|
2003-11-13 02:46:15 +01:00
|
|
|
struct dma_regs *r;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
iport = (nport >> d->dshift) & 0x0f;
|
|
|
|
ichan = iport >> 1;
|
|
|
|
nreg = iport & 1;
|
|
|
|
r = d->regs + ichan;
|
|
|
|
if (getff (d)) {
|
2004-01-19 22:11:02 +01:00
|
|
|
r->base[nreg] = (r->base[nreg] & 0xff) | ((data << 8) & 0xff00);
|
2004-04-07 00:43:01 +02:00
|
|
|
init_chan (d, ichan);
|
2004-01-19 22:11:02 +01:00
|
|
|
} else {
|
|
|
|
r->base[nreg] = (r->base[nreg] & 0xff00) | (data & 0xff);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-19 13:50:09 +02:00
|
|
|
static void write_cont(void *opaque, hwaddr nport, uint64_t data,
|
|
|
|
unsigned size)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-04-07 00:43:01 +02:00
|
|
|
struct dma_cont *d = opaque;
|
2004-11-07 19:04:02 +01:00
|
|
|
int iport, ichan = 0;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
iport = (nport >> d->dshift) & 0x0f;
|
2003-11-13 02:46:15 +01:00
|
|
|
switch (iport) {
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x00: /* command */
|
2004-04-12 21:07:27 +02:00
|
|
|
if ((data != 0) && (data & CMD_NOT_SUPPORTED)) {
|
2012-09-19 13:50:09 +02:00
|
|
|
dolog("command %"PRIx64" not supported\n", data);
|
2004-04-12 21:07:27 +02:00
|
|
|
return;
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
d->command = data;
|
|
|
|
break;
|
|
|
|
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x01:
|
2003-11-13 02:46:15 +01:00
|
|
|
ichan = data & 3;
|
|
|
|
if (data & 4) {
|
|
|
|
d->status |= 1 << (ichan + 4);
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
d->status &= ~(1 << (ichan + 4));
|
|
|
|
}
|
|
|
|
d->status &= ~(1 << ichan);
|
2008-10-31 18:25:56 +01:00
|
|
|
DMA_run();
|
2003-11-13 02:46:15 +01:00
|
|
|
break;
|
|
|
|
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x02: /* single mask */
|
2003-11-13 02:46:15 +01:00
|
|
|
if (data & 4)
|
|
|
|
d->mask |= 1 << (data & 3);
|
|
|
|
else
|
|
|
|
d->mask &= ~(1 << (data & 3));
|
2008-10-31 18:25:56 +01:00
|
|
|
DMA_run();
|
2003-11-13 02:46:15 +01:00
|
|
|
break;
|
|
|
|
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x03: /* mode */
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
2004-01-05 01:05:50 +01:00
|
|
|
ichan = data & 3;
|
|
|
|
#ifdef DEBUG_DMA
|
2004-11-07 19:04:02 +01:00
|
|
|
{
|
|
|
|
int op, ai, dir, opmode;
|
2004-11-14 18:30:35 +01:00
|
|
|
op = (data >> 2) & 3;
|
|
|
|
ai = (data >> 4) & 1;
|
|
|
|
dir = (data >> 5) & 1;
|
|
|
|
opmode = (data >> 6) & 3;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-11-14 18:30:35 +01:00
|
|
|
linfo ("ichan %d, op %d, ai %d, dir %d, opmode %d\n",
|
|
|
|
ichan, op, ai, dir, opmode);
|
2004-11-07 19:04:02 +01:00
|
|
|
}
|
2003-11-13 02:46:15 +01:00
|
|
|
#endif
|
|
|
|
d->regs[ichan].mode = data;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x04: /* clear flip flop */
|
2003-11-13 02:46:15 +01:00
|
|
|
d->flip_flop = 0;
|
|
|
|
break;
|
|
|
|
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x05: /* reset */
|
2003-11-13 02:46:15 +01:00
|
|
|
d->flip_flop = 0;
|
|
|
|
d->mask = ~0;
|
|
|
|
d->status = 0;
|
|
|
|
d->command = 0;
|
|
|
|
break;
|
|
|
|
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x06: /* clear mask for all channels */
|
2003-11-13 02:46:15 +01:00
|
|
|
d->mask = 0;
|
2008-10-31 18:25:56 +01:00
|
|
|
DMA_run();
|
2003-11-13 02:46:15 +01:00
|
|
|
break;
|
|
|
|
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x07: /* write mask for all channels */
|
2003-11-13 02:46:15 +01:00
|
|
|
d->mask = data;
|
2008-10-31 18:25:56 +01:00
|
|
|
DMA_run();
|
2003-11-13 02:46:15 +01:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
2004-11-07 19:04:02 +01:00
|
|
|
dolog ("unknown iport %#x\n", iport);
|
2004-04-12 21:07:27 +02:00
|
|
|
break;
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2004-01-05 01:05:50 +01:00
|
|
|
#ifdef DEBUG_DMA
|
2003-11-13 02:46:15 +01:00
|
|
|
if (0xc != iport) {
|
2004-11-07 19:04:02 +01:00
|
|
|
linfo ("write_cont: nport %#06x, ichan % 2d, val %#06x\n",
|
2004-04-07 00:43:01 +02:00
|
|
|
nport, ichan, data);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2012-09-19 13:50:09 +02:00
|
|
|
static uint64_t read_cont(void *opaque, hwaddr nport, unsigned size)
|
2004-04-07 00:43:01 +02:00
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
|
|
|
int iport, val;
|
2004-11-07 19:04:02 +01:00
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
iport = (nport >> d->dshift) & 0x0f;
|
|
|
|
switch (iport) {
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x00: /* status */
|
2004-04-07 00:43:01 +02:00
|
|
|
val = d->status;
|
|
|
|
d->status &= 0xf0;
|
|
|
|
break;
|
2012-12-19 13:09:21 +01:00
|
|
|
case 0x01: /* mask */
|
2004-04-07 00:43:01 +02:00
|
|
|
val = d->mask;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
val = 0;
|
|
|
|
break;
|
|
|
|
}
|
2004-11-07 19:04:02 +01:00
|
|
|
|
|
|
|
ldebug ("read_cont: nport %#06x, iport %#04x val %#x\n", nport, iport, val);
|
2004-04-07 00:43:01 +02:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2003-11-13 02:46:15 +01:00
|
|
|
int DMA_get_channel_mode (int nchan)
|
|
|
|
{
|
|
|
|
return dma_controllers[nchan > 3].regs[nchan & 3].mode;
|
|
|
|
}
|
|
|
|
|
|
|
|
void DMA_hold_DREQ (int nchan)
|
|
|
|
{
|
|
|
|
int ncont, ichan;
|
|
|
|
|
|
|
|
ncont = nchan > 3;
|
|
|
|
ichan = nchan & 3;
|
|
|
|
linfo ("held cont=%d chan=%d\n", ncont, ichan);
|
|
|
|
dma_controllers[ncont].status |= 1 << (ichan + 4);
|
2008-10-31 18:25:56 +01:00
|
|
|
DMA_run();
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA_release_DREQ (int nchan)
|
|
|
|
{
|
|
|
|
int ncont, ichan;
|
|
|
|
|
|
|
|
ncont = nchan > 3;
|
|
|
|
ichan = nchan & 3;
|
|
|
|
linfo ("released cont=%d chan=%d\n", ncont, ichan);
|
|
|
|
dma_controllers[ncont].status &= ~(1 << (ichan + 4));
|
2008-10-31 18:25:56 +01:00
|
|
|
DMA_run();
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void channel_run (int ncont, int ichan)
|
|
|
|
{
|
|
|
|
int n;
|
2004-11-07 19:04:02 +01:00
|
|
|
struct dma_regs *r = &dma_controllers[ncont].regs[ichan];
|
|
|
|
#ifdef DEBUG_DMA
|
|
|
|
int dir, opmode;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
dir = (r->mode >> 5) & 1;
|
|
|
|
opmode = (r->mode >> 6) & 3;
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
if (dir) {
|
|
|
|
dolog ("DMA in address decrement mode\n");
|
|
|
|
}
|
|
|
|
if (opmode != 1) {
|
|
|
|
dolog ("DMA not in single mode select %#x\n", opmode);
|
|
|
|
}
|
|
|
|
#endif
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
n = r->transfer_handler (r->opaque, ichan + (ncont << 2),
|
|
|
|
r->now[COUNT], (r->base[COUNT] + 1) << ncont);
|
|
|
|
r->now[COUNT] = n;
|
|
|
|
ldebug ("dma_pos %d size %d\n", n, (r->base[COUNT] + 1) << ncont);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2008-10-31 18:25:56 +01:00
|
|
|
static QEMUBH *dma_bh;
|
|
|
|
|
|
|
|
static void DMA_run (void)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
|
|
|
struct dma_cont *d;
|
|
|
|
int icont, ichan;
|
2008-10-31 18:25:56 +01:00
|
|
|
int rearm = 0;
|
2011-10-28 11:28:13 +02:00
|
|
|
static int running = 0;
|
|
|
|
|
|
|
|
if (running) {
|
|
|
|
rearm = 1;
|
|
|
|
goto out;
|
|
|
|
} else {
|
|
|
|
running = 1;
|
|
|
|
}
|
2003-11-13 02:46:15 +01:00
|
|
|
|
|
|
|
d = dma_controllers;
|
|
|
|
|
|
|
|
for (icont = 0; icont < 2; icont++, d++) {
|
|
|
|
for (ichan = 0; ichan < 4; ichan++) {
|
|
|
|
int mask;
|
|
|
|
|
|
|
|
mask = 1 << ichan;
|
|
|
|
|
2008-10-31 18:25:56 +01:00
|
|
|
if ((0 == (d->mask & mask)) && (0 != (d->status & (mask << 4)))) {
|
2003-11-13 02:46:15 +01:00
|
|
|
channel_run (icont, ichan);
|
2008-10-31 18:25:56 +01:00
|
|
|
rearm = 1;
|
|
|
|
}
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
}
|
2008-10-31 18:25:56 +01:00
|
|
|
|
2011-10-28 11:28:13 +02:00
|
|
|
running = 0;
|
|
|
|
out:
|
2008-10-31 18:25:56 +01:00
|
|
|
if (rearm)
|
|
|
|
qemu_bh_schedule_idle(dma_bh);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void DMA_run_bh(void *unused)
|
|
|
|
{
|
|
|
|
DMA_run();
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA_register_channel (int nchan,
|
2004-11-07 19:04:02 +01:00
|
|
|
DMA_transfer_handler transfer_handler,
|
2004-02-26 00:25:55 +01:00
|
|
|
void *opaque)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
|
|
|
struct dma_regs *r;
|
|
|
|
int ichan, ncont;
|
|
|
|
|
|
|
|
ncont = nchan > 3;
|
|
|
|
ichan = nchan & 3;
|
|
|
|
|
|
|
|
r = dma_controllers[ncont].regs + ichan;
|
2004-02-26 00:25:55 +01:00
|
|
|
r->transfer_handler = transfer_handler;
|
|
|
|
r->opaque = opaque;
|
|
|
|
}
|
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
int DMA_read_memory (int nchan, void *buf, int pos, int len)
|
|
|
|
{
|
|
|
|
struct dma_regs *r = &dma_controllers[nchan > 3].regs[nchan & 3];
|
2012-10-23 12:30:10 +02:00
|
|
|
hwaddr addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR];
|
2004-11-07 19:04:02 +01:00
|
|
|
|
|
|
|
if (r->mode & 0x20) {
|
|
|
|
int i;
|
|
|
|
uint8_t *p = buf;
|
|
|
|
|
|
|
|
cpu_physical_memory_read (addr - pos - len, buf, len);
|
|
|
|
/* What about 16bit transfers? */
|
|
|
|
for (i = 0; i < len >> 1; i++) {
|
|
|
|
uint8_t b = p[len - i - 1];
|
|
|
|
p[i] = b;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
cpu_physical_memory_read (addr + pos, buf, len);
|
|
|
|
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
|
|
|
int DMA_write_memory (int nchan, void *buf, int pos, int len)
|
|
|
|
{
|
|
|
|
struct dma_regs *r = &dma_controllers[nchan > 3].regs[nchan & 3];
|
2012-10-23 12:30:10 +02:00
|
|
|
hwaddr addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR];
|
2004-11-07 19:04:02 +01:00
|
|
|
|
|
|
|
if (r->mode & 0x20) {
|
|
|
|
int i;
|
|
|
|
uint8_t *p = buf;
|
|
|
|
|
|
|
|
cpu_physical_memory_write (addr - pos - len, buf, len);
|
|
|
|
/* What about 16bit transfers? */
|
|
|
|
for (i = 0; i < len; i++) {
|
|
|
|
uint8_t b = p[len - i - 1];
|
|
|
|
p[i] = b;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
cpu_physical_memory_write (addr + pos, buf, len);
|
|
|
|
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
2004-02-26 00:25:55 +01:00
|
|
|
/* request the emulator to transfer a new DMA memory block ASAP */
|
|
|
|
void DMA_schedule(int nchan)
|
|
|
|
{
|
2010-05-22 10:00:52 +02:00
|
|
|
struct dma_cont *d = &dma_controllers[nchan > 3];
|
|
|
|
|
|
|
|
qemu_irq_pulse(*d->cpu_request_exit);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
|
|
|
|
2004-06-20 14:58:36 +02:00
|
|
|
static void dma_reset(void *opaque)
|
|
|
|
{
|
|
|
|
struct dma_cont *d = opaque;
|
2012-12-19 13:09:21 +01:00
|
|
|
write_cont(d, (0x05 << d->dshift), 0, 1);
|
2004-06-20 14:58:36 +02:00
|
|
|
}
|
|
|
|
|
2008-01-14 05:24:29 +01:00
|
|
|
static int dma_phony_handler (void *opaque, int nchan, int dma_pos, int dma_len)
|
|
|
|
{
|
2014-09-10 13:47:15 +02:00
|
|
|
trace_i8257_unregistered_dma(nchan, dma_pos, dma_len);
|
2008-01-14 05:24:29 +01:00
|
|
|
return dma_pos;
|
|
|
|
}
|
|
|
|
|
2012-09-19 13:50:09 +02:00
|
|
|
|
|
|
|
static const MemoryRegionOps channel_io_ops = {
|
|
|
|
.read = read_chan,
|
|
|
|
.write = write_chan,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* IOport from page_base */
|
|
|
|
static const MemoryRegionPortio page_portio_list[] = {
|
|
|
|
{ 0x01, 3, 1, .write = write_page, .read = read_page, },
|
|
|
|
{ 0x07, 1, 1, .write = write_page, .read = read_page, },
|
|
|
|
PORTIO_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* IOport from pageh_base */
|
|
|
|
static const MemoryRegionPortio pageh_portio_list[] = {
|
|
|
|
{ 0x01, 3, 1, .write = write_pageh, .read = read_pageh, },
|
|
|
|
{ 0x07, 3, 1, .write = write_pageh, .read = read_pageh, },
|
|
|
|
PORTIO_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
static const MemoryRegionOps cont_io_ops = {
|
|
|
|
.read = read_cont,
|
|
|
|
.write = write_cont,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
/* dshift = 0: 8 bit DMA, 1 = 16 bit DMA */
|
2004-11-07 19:04:02 +01:00
|
|
|
static void dma_init2(struct dma_cont *d, int base, int dshift,
|
2010-05-22 10:00:52 +02:00
|
|
|
int page_base, int pageh_base,
|
|
|
|
qemu_irq *cpu_request_exit)
|
2003-11-13 02:46:15 +01:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2004-04-07 00:43:01 +02:00
|
|
|
d->dshift = dshift;
|
2010-05-22 10:00:52 +02:00
|
|
|
d->cpu_request_exit = cpu_request_exit;
|
2012-09-19 13:50:09 +02:00
|
|
|
|
2013-06-06 11:41:28 +02:00
|
|
|
memory_region_init_io(&d->channel_io, NULL, &channel_io_ops, d,
|
2012-09-19 13:50:09 +02:00
|
|
|
"dma-chan", 8 << d->dshift);
|
|
|
|
memory_region_add_subregion(isa_address_space_io(NULL),
|
|
|
|
base, &d->channel_io);
|
|
|
|
|
|
|
|
isa_register_portio_list(NULL, page_base, page_portio_list, d,
|
|
|
|
"dma-page");
|
|
|
|
if (pageh_base >= 0) {
|
|
|
|
isa_register_portio_list(NULL, pageh_base, pageh_portio_list, d,
|
|
|
|
"dma-pageh");
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|
2012-09-19 13:50:09 +02:00
|
|
|
|
2013-06-06 11:41:28 +02:00
|
|
|
memory_region_init_io(&d->cont_io, NULL, &cont_io_ops, d, "dma-cont",
|
2012-09-19 13:50:09 +02:00
|
|
|
8 << d->dshift);
|
|
|
|
memory_region_add_subregion(isa_address_space_io(NULL),
|
|
|
|
base + (8 << d->dshift), &d->cont_io);
|
|
|
|
|
2009-06-27 09:25:07 +02:00
|
|
|
qemu_register_reset(dma_reset, d);
|
2004-06-20 14:58:36 +02:00
|
|
|
dma_reset(d);
|
2008-12-22 21:33:55 +01:00
|
|
|
for (i = 0; i < ARRAY_SIZE (d->regs); ++i) {
|
2008-01-14 05:24:29 +01:00
|
|
|
d->regs[i].transfer_handler = dma_phony_handler;
|
|
|
|
}
|
2004-04-07 00:43:01 +02:00
|
|
|
}
|
2003-11-13 02:46:15 +01:00
|
|
|
|
2009-09-10 03:04:39 +02:00
|
|
|
static const VMStateDescription vmstate_dma_regs = {
|
|
|
|
.name = "dma_regs",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
2014-04-16 15:32:32 +02:00
|
|
|
.fields = (VMStateField[]) {
|
2009-09-10 03:04:39 +02:00
|
|
|
VMSTATE_INT32_ARRAY(now, struct dma_regs, 2),
|
|
|
|
VMSTATE_UINT16_ARRAY(base, struct dma_regs, 2),
|
|
|
|
VMSTATE_UINT8(mode, struct dma_regs),
|
|
|
|
VMSTATE_UINT8(page, struct dma_regs),
|
|
|
|
VMSTATE_UINT8(pageh, struct dma_regs),
|
|
|
|
VMSTATE_UINT8(dack, struct dma_regs),
|
|
|
|
VMSTATE_UINT8(eop, struct dma_regs),
|
|
|
|
VMSTATE_END_OF_LIST()
|
2004-11-07 19:04:02 +01:00
|
|
|
}
|
2009-09-10 03:04:39 +02:00
|
|
|
};
|
2004-11-07 19:04:02 +01:00
|
|
|
|
2009-09-29 22:48:21 +02:00
|
|
|
static int dma_post_load(void *opaque, int version_id)
|
2004-11-07 19:04:02 +01:00
|
|
|
{
|
2008-10-31 18:25:56 +01:00
|
|
|
DMA_run();
|
|
|
|
|
2004-11-07 19:04:02 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-09-10 03:04:39 +02:00
|
|
|
static const VMStateDescription vmstate_dma = {
|
|
|
|
.name = "dma",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.post_load = dma_post_load,
|
2014-04-16 15:32:32 +02:00
|
|
|
.fields = (VMStateField[]) {
|
2009-09-10 03:04:39 +02:00
|
|
|
VMSTATE_UINT8(command, struct dma_cont),
|
|
|
|
VMSTATE_UINT8(mask, struct dma_cont),
|
|
|
|
VMSTATE_UINT8(flip_flop, struct dma_cont),
|
|
|
|
VMSTATE_INT32(dshift, struct dma_cont),
|
|
|
|
VMSTATE_STRUCT_ARRAY(regs, struct dma_cont, 4, 1, vmstate_dma_regs, struct dma_regs),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2010-05-22 10:00:52 +02:00
|
|
|
void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
|
2004-04-07 00:43:01 +02:00
|
|
|
{
|
2004-11-07 19:04:02 +01:00
|
|
|
dma_init2(&dma_controllers[0], 0x00, 0, 0x80,
|
2010-05-22 10:00:52 +02:00
|
|
|
high_page_enable ? 0x480 : -1, cpu_request_exit);
|
2004-06-21 18:47:42 +02:00
|
|
|
dma_init2(&dma_controllers[1], 0xc0, 1, 0x88,
|
2010-05-22 10:00:52 +02:00
|
|
|
high_page_enable ? 0x488 : -1, cpu_request_exit);
|
2010-06-25 19:09:07 +02:00
|
|
|
vmstate_register (NULL, 0, &vmstate_dma, &dma_controllers[0]);
|
|
|
|
vmstate_register (NULL, 1, &vmstate_dma, &dma_controllers[1]);
|
2008-10-31 18:25:56 +01:00
|
|
|
|
|
|
|
dma_bh = qemu_bh_new(DMA_run_bh, NULL);
|
2003-11-13 02:46:15 +01:00
|
|
|
}
|