2013-07-07 12:57:38 +02:00
|
|
|
/*
|
|
|
|
* Xtensa gdb server stub
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
|
|
|
* Copyright (c) 2013 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
2016-01-26 19:17:21 +01:00
|
|
|
#include "qemu/osdep.h"
|
2016-03-15 16:58:45 +01:00
|
|
|
#include "cpu.h"
|
2013-06-29 04:18:45 +02:00
|
|
|
#include "exec/gdbstub.h"
|
2016-03-15 13:18:37 +01:00
|
|
|
#include "qemu/log.h"
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
enum {
|
|
|
|
xtRegisterTypeArRegfile = 1, /* Register File ar0..arXX. */
|
|
|
|
xtRegisterTypeSpecialReg, /* CPU states, such as PS, Booleans, (rsr). */
|
|
|
|
xtRegisterTypeUserReg, /* User defined registers (rur). */
|
|
|
|
xtRegisterTypeTieRegfile, /* User define register files. */
|
|
|
|
xtRegisterTypeTieState, /* TIE States (mapped on user regs). */
|
|
|
|
xtRegisterTypeMapped, /* Mapped on Special Registers. */
|
|
|
|
xtRegisterTypeUnmapped, /* Special case of masked registers. */
|
|
|
|
xtRegisterTypeWindow, /* Live window registers (a0..a15). */
|
|
|
|
xtRegisterTypeVirtual, /* PC, FP. */
|
|
|
|
xtRegisterTypeUnknown
|
|
|
|
};
|
|
|
|
|
|
|
|
#define XTENSA_REGISTER_FLAGS_PRIVILEGED 0x0001
|
|
|
|
#define XTENSA_REGISTER_FLAGS_READABLE 0x0002
|
|
|
|
#define XTENSA_REGISTER_FLAGS_WRITABLE 0x0004
|
|
|
|
#define XTENSA_REGISTER_FLAGS_VOLATILE 0x0008
|
|
|
|
|
|
|
|
void xtensa_count_regs(const XtensaConfig *config,
|
|
|
|
unsigned *n_regs, unsigned *n_core_regs)
|
|
|
|
{
|
|
|
|
unsigned i;
|
2018-11-20 03:02:32 +01:00
|
|
|
bool count_core_regs = true;
|
2018-08-16 19:34:56 +02:00
|
|
|
|
|
|
|
for (i = 0; config->gdb_regmap.reg[i].targno >= 0; ++i) {
|
|
|
|
if (config->gdb_regmap.reg[i].type != xtRegisterTypeTieState &&
|
|
|
|
config->gdb_regmap.reg[i].type != xtRegisterTypeMapped &&
|
|
|
|
config->gdb_regmap.reg[i].type != xtRegisterTypeUnmapped) {
|
|
|
|
++*n_regs;
|
2018-11-20 03:02:32 +01:00
|
|
|
if (count_core_regs) {
|
|
|
|
if ((config->gdb_regmap.reg[i].flags &
|
|
|
|
XTENSA_REGISTER_FLAGS_PRIVILEGED) == 0) {
|
|
|
|
++*n_core_regs;
|
|
|
|
} else {
|
|
|
|
count_core_regs = false;
|
|
|
|
}
|
2018-08-16 19:34:56 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-06-29 04:18:45 +02:00
|
|
|
int xtensa_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n)
|
2013-07-07 12:57:38 +02:00
|
|
|
{
|
2013-06-29 04:18:45 +02:00
|
|
|
XtensaCPU *cpu = XTENSA_CPU(cs);
|
|
|
|
CPUXtensaState *env = &cpu->env;
|
2013-07-07 12:57:38 +02:00
|
|
|
const XtensaGdbReg *reg = env->config->gdb_regmap.reg + n;
|
2018-02-04 08:55:06 +01:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
int num_regs = env->config->gdb_regmap.num_core_regs;
|
|
|
|
#else
|
|
|
|
int num_regs = env->config->gdb_regmap.num_regs;
|
|
|
|
#endif
|
2015-06-29 09:50:03 +02:00
|
|
|
unsigned i;
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-02-04 08:55:06 +01:00
|
|
|
if (n < 0 || n >= num_regs) {
|
2013-07-07 12:57:38 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (reg->type) {
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeVirtual: /*pc*/
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_reg32(mem_buf, env->pc);
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeArRegfile: /*ar*/
|
2013-07-07 12:57:38 +02:00
|
|
|
xtensa_sync_phys_from_window(env);
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_reg32(mem_buf, env->phys_regs[(reg->targno & 0xff)
|
|
|
|
% env->config->nareg]);
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeSpecialReg: /*SR*/
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_reg32(mem_buf, env->sregs[reg->targno & 0xff]);
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeUserReg: /*UR*/
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_reg32(mem_buf, env->uregs[reg->targno & 0xff]);
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeTieRegfile: /*f*/
|
2015-06-29 09:50:03 +02:00
|
|
|
i = reg->targno & 0x0f;
|
|
|
|
switch (reg->size) {
|
|
|
|
case 4:
|
|
|
|
return gdb_get_reg32(mem_buf,
|
|
|
|
float32_val(env->fregs[i].f32[FP_F32_LOW]));
|
|
|
|
case 8:
|
|
|
|
return gdb_get_reg64(mem_buf, float64_val(env->fregs[i].f64));
|
|
|
|
default:
|
2017-06-03 11:11:13 +02:00
|
|
|
qemu_log_mask(LOG_UNIMP, "%s from reg %d of unsupported size %d\n",
|
|
|
|
__func__, n, reg->size);
|
|
|
|
memset(mem_buf, 0, reg->size);
|
|
|
|
return reg->size;
|
2015-06-29 09:50:03 +02:00
|
|
|
}
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeWindow: /*a*/
|
2013-07-07 13:05:05 +02:00
|
|
|
return gdb_get_reg32(mem_buf, env->regs[reg->targno & 0x0f]);
|
2013-07-07 12:57:38 +02:00
|
|
|
|
|
|
|
default:
|
2015-11-13 13:43:35 +01:00
|
|
|
qemu_log_mask(LOG_UNIMP, "%s from reg %d of unsupported type %d\n",
|
|
|
|
__func__, n, reg->type);
|
2017-06-03 11:11:13 +02:00
|
|
|
memset(mem_buf, 0, reg->size);
|
|
|
|
return reg->size;
|
2013-07-07 12:57:38 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-06-29 04:18:45 +02:00
|
|
|
int xtensa_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
|
2013-07-07 12:57:38 +02:00
|
|
|
{
|
2013-06-29 04:18:45 +02:00
|
|
|
XtensaCPU *cpu = XTENSA_CPU(cs);
|
|
|
|
CPUXtensaState *env = &cpu->env;
|
2013-07-07 12:57:38 +02:00
|
|
|
uint32_t tmp;
|
|
|
|
const XtensaGdbReg *reg = env->config->gdb_regmap.reg + n;
|
2018-02-04 08:55:06 +01:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
int num_regs = env->config->gdb_regmap.num_core_regs;
|
|
|
|
#else
|
|
|
|
int num_regs = env->config->gdb_regmap.num_regs;
|
|
|
|
#endif
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-02-04 08:55:06 +01:00
|
|
|
if (n < 0 || n >= num_regs) {
|
2013-07-07 12:57:38 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
tmp = ldl_p(mem_buf);
|
|
|
|
|
|
|
|
switch (reg->type) {
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeVirtual: /*pc*/
|
2013-07-07 12:57:38 +02:00
|
|
|
env->pc = tmp;
|
|
|
|
break;
|
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeArRegfile: /*ar*/
|
2013-07-07 12:57:38 +02:00
|
|
|
env->phys_regs[(reg->targno & 0xff) % env->config->nareg] = tmp;
|
|
|
|
xtensa_sync_window_from_phys(env);
|
|
|
|
break;
|
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeSpecialReg: /*SR*/
|
2013-07-07 12:57:38 +02:00
|
|
|
env->sregs[reg->targno & 0xff] = tmp;
|
|
|
|
break;
|
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeUserReg: /*UR*/
|
2013-07-07 12:57:38 +02:00
|
|
|
env->uregs[reg->targno & 0xff] = tmp;
|
|
|
|
break;
|
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeTieRegfile: /*f*/
|
2015-06-29 09:50:03 +02:00
|
|
|
switch (reg->size) {
|
|
|
|
case 4:
|
|
|
|
env->fregs[reg->targno & 0x0f].f32[FP_F32_LOW] = make_float32(tmp);
|
|
|
|
return 4;
|
|
|
|
case 8:
|
|
|
|
env->fregs[reg->targno & 0x0f].f64 = make_float64(tmp);
|
|
|
|
return 8;
|
|
|
|
default:
|
2017-06-03 11:11:13 +02:00
|
|
|
qemu_log_mask(LOG_UNIMP, "%s to reg %d of unsupported size %d\n",
|
|
|
|
__func__, n, reg->size);
|
|
|
|
return reg->size;
|
2015-06-29 09:50:03 +02:00
|
|
|
}
|
2013-07-07 12:57:38 +02:00
|
|
|
|
2018-08-16 19:34:56 +02:00
|
|
|
case xtRegisterTypeWindow: /*a*/
|
2013-07-07 12:57:38 +02:00
|
|
|
env->regs[reg->targno & 0x0f] = tmp;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
2015-11-13 13:43:35 +01:00
|
|
|
qemu_log_mask(LOG_UNIMP, "%s to reg %d of unsupported type %d\n",
|
|
|
|
__func__, n, reg->type);
|
2017-06-03 11:11:13 +02:00
|
|
|
return reg->size;
|
2013-07-07 12:57:38 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
return 4;
|
|
|
|
}
|