2012-04-11 01:22:08 +02:00
|
|
|
/*
|
|
|
|
* QEMU LatticeMico32 CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
|
|
*/
|
|
|
|
|
2012-05-06 12:40:55 +02:00
|
|
|
#include "cpu.h"
|
2012-04-11 01:22:08 +02:00
|
|
|
#include "qemu-common.h"
|
|
|
|
|
|
|
|
|
|
|
|
/* CPUClass::reset() */
|
|
|
|
static void lm32_cpu_reset(CPUState *s)
|
|
|
|
{
|
|
|
|
LM32CPU *cpu = LM32_CPU(s);
|
|
|
|
LM32CPUClass *lcc = LM32_CPU_GET_CLASS(cpu);
|
|
|
|
CPULM32State *env = &cpu->env;
|
|
|
|
|
2012-04-11 01:37:45 +02:00
|
|
|
if (qemu_loglevel_mask(CPU_LOG_RESET)) {
|
2012-12-17 06:18:02 +01:00
|
|
|
qemu_log("CPU Reset (CPU %d)\n", s->cpu_index);
|
2012-04-11 01:37:45 +02:00
|
|
|
log_cpu_state(env, 0);
|
|
|
|
}
|
|
|
|
|
2012-04-11 01:22:08 +02:00
|
|
|
lcc->parent_reset(s);
|
|
|
|
|
2012-04-11 01:37:45 +02:00
|
|
|
/* reset cpu state */
|
|
|
|
memset(env, 0, offsetof(CPULM32State, breakpoints));
|
2013-02-26 19:51:52 +01:00
|
|
|
|
|
|
|
tlb_flush(env, 1);
|
2012-04-11 01:22:08 +02:00
|
|
|
}
|
|
|
|
|
2013-01-16 03:31:27 +01:00
|
|
|
static void lm32_cpu_realizefn(DeviceState *dev, Error **errp)
|
|
|
|
{
|
|
|
|
LM32CPU *cpu = LM32_CPU(dev);
|
|
|
|
LM32CPUClass *lcc = LM32_CPU_GET_CLASS(dev);
|
|
|
|
|
|
|
|
cpu_reset(CPU(cpu));
|
|
|
|
|
|
|
|
qemu_init_vcpu(&cpu->env);
|
|
|
|
|
|
|
|
lcc->parent_realize(dev, errp);
|
|
|
|
}
|
|
|
|
|
2012-04-11 01:33:33 +02:00
|
|
|
static void lm32_cpu_initfn(Object *obj)
|
|
|
|
{
|
2013-01-17 12:13:41 +01:00
|
|
|
CPUState *cs = CPU(obj);
|
2012-04-11 01:33:33 +02:00
|
|
|
LM32CPU *cpu = LM32_CPU(obj);
|
|
|
|
CPULM32State *env = &cpu->env;
|
2013-01-20 00:05:12 +01:00
|
|
|
static bool tcg_initialized;
|
2012-04-11 01:33:33 +02:00
|
|
|
|
2013-01-17 12:13:41 +01:00
|
|
|
cs->env_ptr = env;
|
2012-04-11 01:33:33 +02:00
|
|
|
cpu_exec_init(env);
|
|
|
|
|
|
|
|
env->flags = 0;
|
2013-01-20 00:05:12 +01:00
|
|
|
|
|
|
|
if (tcg_enabled() && !tcg_initialized) {
|
|
|
|
tcg_initialized = true;
|
|
|
|
lm32_translate_init();
|
|
|
|
}
|
2012-04-11 01:33:33 +02:00
|
|
|
}
|
|
|
|
|
2012-04-11 01:22:08 +02:00
|
|
|
static void lm32_cpu_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
LM32CPUClass *lcc = LM32_CPU_CLASS(oc);
|
|
|
|
CPUClass *cc = CPU_CLASS(oc);
|
2013-01-16 03:31:27 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
|
|
|
|
|
|
|
lcc->parent_realize = dc->realize;
|
|
|
|
dc->realize = lm32_cpu_realizefn;
|
2012-04-11 01:22:08 +02:00
|
|
|
|
|
|
|
lcc->parent_reset = cc->reset;
|
|
|
|
cc->reset = lm32_cpu_reset;
|
2013-02-02 10:57:51 +01:00
|
|
|
|
|
|
|
cc->do_interrupt = lm32_cpu_do_interrupt;
|
2013-02-02 13:45:29 +01:00
|
|
|
cpu_class_set_vmsd(cc, &vmstate_lm32_cpu);
|
2012-04-11 01:22:08 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo lm32_cpu_type_info = {
|
|
|
|
.name = TYPE_LM32_CPU,
|
|
|
|
.parent = TYPE_CPU,
|
|
|
|
.instance_size = sizeof(LM32CPU),
|
2012-04-11 01:33:33 +02:00
|
|
|
.instance_init = lm32_cpu_initfn,
|
2012-04-11 01:22:08 +02:00
|
|
|
.abstract = false,
|
|
|
|
.class_size = sizeof(LM32CPUClass),
|
|
|
|
.class_init = lm32_cpu_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void lm32_cpu_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&lm32_cpu_type_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(lm32_cpu_register_types)
|