2012-08-10 08:42:29 +02:00
|
|
|
/*
|
|
|
|
* OSTimer device simulation in PKUnity SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2010-2012 Guan Xuetao
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation, or any later version.
|
|
|
|
* See the COPYING file in the top-level directory.
|
|
|
|
*/
|
2016-01-26 19:17:01 +01:00
|
|
|
#include "qemu/osdep.h"
|
2013-02-04 15:40:22 +01:00
|
|
|
#include "hw/sysbus.h"
|
|
|
|
#include "hw/ptimer.h"
|
2013-08-21 17:02:47 +02:00
|
|
|
#include "qemu/main-loop.h"
|
2012-08-10 08:42:29 +02:00
|
|
|
|
|
|
|
#undef DEBUG_PUV3
|
2013-02-05 17:06:20 +01:00
|
|
|
#include "hw/unicore32/puv3.h"
|
2012-08-10 08:42:29 +02:00
|
|
|
|
2013-07-27 15:12:40 +02:00
|
|
|
#define TYPE_PUV3_OST "puv3_ost"
|
|
|
|
#define PUV3_OST(obj) OBJECT_CHECK(PUV3OSTState, (obj), TYPE_PUV3_OST)
|
|
|
|
|
2012-08-10 08:42:29 +02:00
|
|
|
/* puv3 ostimer implementation. */
|
2013-07-27 15:12:40 +02:00
|
|
|
typedef struct PUV3OSTState {
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
2012-08-10 08:42:29 +02:00
|
|
|
MemoryRegion iomem;
|
|
|
|
QEMUBH *bh;
|
|
|
|
qemu_irq irq;
|
|
|
|
ptimer_state *ptimer;
|
|
|
|
|
|
|
|
uint32_t reg_OSMR0;
|
|
|
|
uint32_t reg_OSCR;
|
|
|
|
uint32_t reg_OSSR;
|
|
|
|
uint32_t reg_OIER;
|
|
|
|
} PUV3OSTState;
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t puv3_ost_read(void *opaque, hwaddr offset,
|
2012-08-10 08:42:29 +02:00
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
PUV3OSTState *s = opaque;
|
|
|
|
uint32_t ret = 0;
|
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
case 0x10: /* Counter Register */
|
|
|
|
ret = s->reg_OSMR0 - (uint32_t)ptimer_get_count(s->ptimer);
|
|
|
|
break;
|
|
|
|
case 0x14: /* Status Register */
|
|
|
|
ret = s->reg_OSSR;
|
|
|
|
break;
|
|
|
|
case 0x1c: /* Interrupt Enable Register */
|
|
|
|
ret = s->reg_OIER;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DPRINTF("Bad offset %x\n", (int)offset);
|
|
|
|
}
|
|
|
|
DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static void puv3_ost_write(void *opaque, hwaddr offset,
|
2012-08-10 08:42:29 +02:00
|
|
|
uint64_t value, unsigned size)
|
|
|
|
{
|
|
|
|
PUV3OSTState *s = opaque;
|
|
|
|
|
|
|
|
DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
|
|
|
|
switch (offset) {
|
|
|
|
case 0x00: /* Match Register 0 */
|
|
|
|
s->reg_OSMR0 = value;
|
|
|
|
if (s->reg_OSMR0 > s->reg_OSCR) {
|
|
|
|
ptimer_set_count(s->ptimer, s->reg_OSMR0 - s->reg_OSCR);
|
|
|
|
} else {
|
|
|
|
ptimer_set_count(s->ptimer, s->reg_OSMR0 +
|
|
|
|
(0xffffffff - s->reg_OSCR));
|
|
|
|
}
|
|
|
|
ptimer_run(s->ptimer, 2);
|
|
|
|
break;
|
|
|
|
case 0x14: /* Status Register */
|
|
|
|
assert(value == 0);
|
|
|
|
if (s->reg_OSSR) {
|
|
|
|
s->reg_OSSR = value;
|
|
|
|
qemu_irq_lower(s->irq);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x1c: /* Interrupt Enable Register */
|
|
|
|
s->reg_OIER = value;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DPRINTF("Bad offset %x\n", (int)offset);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps puv3_ost_ops = {
|
|
|
|
.read = puv3_ost_read,
|
|
|
|
.write = puv3_ost_write,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 4,
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void puv3_ost_tick(void *opaque)
|
|
|
|
{
|
|
|
|
PUV3OSTState *s = opaque;
|
|
|
|
|
|
|
|
DPRINTF("ost hit when ptimer counter from 0x%x to 0x%x!\n",
|
|
|
|
s->reg_OSCR, s->reg_OSMR0);
|
|
|
|
|
|
|
|
s->reg_OSCR = s->reg_OSMR0;
|
|
|
|
if (s->reg_OIER) {
|
|
|
|
s->reg_OSSR = 1;
|
|
|
|
qemu_irq_raise(s->irq);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-12-13 14:48:02 +01:00
|
|
|
static void puv3_ost_realize(DeviceState *dev, Error **errp)
|
2012-08-10 08:42:29 +02:00
|
|
|
{
|
2013-07-27 15:12:40 +02:00
|
|
|
PUV3OSTState *s = PUV3_OST(dev);
|
2018-12-13 14:48:02 +01:00
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
2012-08-10 08:42:29 +02:00
|
|
|
|
|
|
|
s->reg_OIER = 0;
|
|
|
|
s->reg_OSSR = 0;
|
|
|
|
s->reg_OSMR0 = 0;
|
|
|
|
s->reg_OSCR = 0;
|
|
|
|
|
2018-12-13 14:48:02 +01:00
|
|
|
sysbus_init_irq(sbd, &s->irq);
|
2012-08-10 08:42:29 +02:00
|
|
|
|
|
|
|
s->bh = qemu_bh_new(puv3_ost_tick, s);
|
2016-09-22 19:13:06 +02:00
|
|
|
s->ptimer = ptimer_init(s->bh, PTIMER_POLICY_DEFAULT);
|
2012-08-10 08:42:29 +02:00
|
|
|
ptimer_set_freq(s->ptimer, 50 * 1000 * 1000);
|
|
|
|
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost",
|
2012-08-10 08:42:29 +02:00
|
|
|
PUV3_REGS_OFFSET);
|
2018-12-13 14:48:02 +01:00
|
|
|
sysbus_init_mmio(sbd, &s->iomem);
|
2012-08-10 08:42:29 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void puv3_ost_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2018-12-13 14:48:02 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-08-10 08:42:29 +02:00
|
|
|
|
2018-12-13 14:48:02 +01:00
|
|
|
dc->realize = puv3_ost_realize;
|
2012-08-10 08:42:29 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo puv3_ost_info = {
|
2013-07-27 15:12:40 +02:00
|
|
|
.name = TYPE_PUV3_OST,
|
2012-08-10 08:42:29 +02:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(PUV3OSTState),
|
|
|
|
.class_init = puv3_ost_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void puv3_ost_register_type(void)
|
|
|
|
{
|
|
|
|
type_register_static(&puv3_ost_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(puv3_ost_register_type)
|