2019-03-20 15:16:05 +01:00
|
|
|
/*
|
|
|
|
* Renesas 8bit timer Object
|
|
|
|
*
|
|
|
|
* Copyright (c) 2018 Yoshinori Sato
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0-or-later
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef HW_TIMER_RENESAS_TMR_H
|
|
|
|
#define HW_TIMER_RENESAS_TMR_H
|
|
|
|
|
|
|
|
#include "qemu/timer.h"
|
|
|
|
#include "hw/sysbus.h"
|
2020-09-03 22:43:22 +02:00
|
|
|
#include "qom/object.h"
|
2019-03-20 15:16:05 +01:00
|
|
|
|
|
|
|
#define TYPE_RENESAS_TMR "renesas-tmr"
|
2020-09-03 22:43:22 +02:00
|
|
|
typedef struct RTMRState RTMRState;
|
2020-08-31 23:07:33 +02:00
|
|
|
DECLARE_INSTANCE_CHECKER(RTMRState, RTMR,
|
|
|
|
TYPE_RENESAS_TMR)
|
2019-03-20 15:16:05 +01:00
|
|
|
|
|
|
|
enum timer_event {
|
|
|
|
cmia = 0,
|
|
|
|
cmib = 1,
|
|
|
|
ovi = 2,
|
|
|
|
none = 3,
|
|
|
|
TMR_NR_EVENTS = 4
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
TMR_CH = 2,
|
|
|
|
TMR_NR_IRQ = 3 * TMR_CH
|
|
|
|
};
|
|
|
|
|
2020-09-03 22:43:22 +02:00
|
|
|
struct RTMRState {
|
2019-03-20 15:16:05 +01:00
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
uint64_t input_freq;
|
|
|
|
MemoryRegion memory;
|
|
|
|
|
|
|
|
int64_t tick;
|
|
|
|
uint8_t tcnt[TMR_CH];
|
|
|
|
uint8_t tcora[TMR_CH];
|
|
|
|
uint8_t tcorb[TMR_CH];
|
|
|
|
uint8_t tcr[TMR_CH];
|
|
|
|
uint8_t tccr[TMR_CH];
|
|
|
|
uint8_t tcor[TMR_CH];
|
|
|
|
uint8_t tcsr[TMR_CH];
|
|
|
|
int64_t div_round[TMR_CH];
|
|
|
|
uint8_t next[TMR_CH];
|
|
|
|
qemu_irq cmia[TMR_CH];
|
|
|
|
qemu_irq cmib[TMR_CH];
|
|
|
|
qemu_irq ovi[TMR_CH];
|
|
|
|
QEMUTimer timer[TMR_CH];
|
2020-09-03 22:43:22 +02:00
|
|
|
};
|
2019-03-20 15:16:05 +01:00
|
|
|
|
|
|
|
#endif
|