2009-10-30 13:21:06 +01:00
|
|
|
/*
|
|
|
|
* pci_host.c
|
|
|
|
*
|
|
|
|
* Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
|
|
|
|
* VA Linux Systems Japan K.K.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
|
|
|
|
* You should have received a copy of the GNU General Public License along
|
2010-03-07 16:48:43 +01:00
|
|
|
* with this program; if not, see <http://www.gnu.org/licenses/>.
|
2009-10-30 13:21:06 +01:00
|
|
|
*/
|
|
|
|
|
2012-12-12 22:05:42 +01:00
|
|
|
#include "hw/pci/pci.h"
|
|
|
|
#include "hw/pci/pci_host.h"
|
2013-08-21 06:42:06 +02:00
|
|
|
#include "trace.h"
|
2009-10-30 13:21:06 +01:00
|
|
|
|
|
|
|
/* debug PCI */
|
|
|
|
//#define DEBUG_PCI
|
|
|
|
|
|
|
|
#ifdef DEBUG_PCI
|
|
|
|
#define PCI_DPRINTF(fmt, ...) \
|
|
|
|
do { printf("pci_host_data: " fmt , ## __VA_ARGS__); } while (0)
|
|
|
|
#else
|
|
|
|
#define PCI_DPRINTF(fmt, ...)
|
|
|
|
#endif
|
|
|
|
|
2009-10-30 13:21:15 +01:00
|
|
|
/*
|
|
|
|
* PCI address
|
|
|
|
* bit 16 - 24: bus number
|
|
|
|
* bit 8 - 15: devfun number
|
|
|
|
* bit 0 - 7: offset in configuration space of a given pci device
|
|
|
|
*/
|
|
|
|
|
2013-03-18 18:20:07 +01:00
|
|
|
/* the helper function to get a PCIDevice* for a given pci address */
|
2009-11-12 12:17:23 +01:00
|
|
|
static inline PCIDevice *pci_dev_find_by_addr(PCIBus *bus, uint32_t addr)
|
2009-10-30 13:21:15 +01:00
|
|
|
{
|
2009-11-12 06:58:37 +01:00
|
|
|
uint8_t bus_num = addr >> 16;
|
|
|
|
uint8_t devfn = addr >> 8;
|
|
|
|
|
2011-01-27 07:56:36 +01:00
|
|
|
return pci_find_device(bus, bus_num, devfn);
|
2009-10-30 13:21:15 +01:00
|
|
|
}
|
|
|
|
|
2011-07-22 11:05:01 +02:00
|
|
|
void pci_host_config_write_common(PCIDevice *pci_dev, uint32_t addr,
|
|
|
|
uint32_t limit, uint32_t val, uint32_t len)
|
|
|
|
{
|
|
|
|
assert(len <= 4);
|
2013-08-21 06:42:06 +02:00
|
|
|
trace_pci_cfg_write(pci_dev->name, PCI_SLOT(pci_dev->devfn),
|
|
|
|
PCI_FUNC(pci_dev->devfn), addr, val);
|
2011-07-22 11:05:01 +02:00
|
|
|
pci_dev->config_write(pci_dev, addr, val, MIN(len, limit - addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t pci_host_config_read_common(PCIDevice *pci_dev, uint32_t addr,
|
|
|
|
uint32_t limit, uint32_t len)
|
|
|
|
{
|
2013-08-21 06:42:06 +02:00
|
|
|
uint32_t ret;
|
|
|
|
|
2011-07-22 11:05:01 +02:00
|
|
|
assert(len <= 4);
|
2013-08-21 06:42:06 +02:00
|
|
|
ret = pci_dev->config_read(pci_dev, addr, MIN(len, limit - addr));
|
|
|
|
trace_pci_cfg_read(pci_dev->name, PCI_SLOT(pci_dev->devfn),
|
|
|
|
PCI_FUNC(pci_dev->devfn), addr, ret);
|
|
|
|
|
|
|
|
return ret;
|
2011-07-22 11:05:01 +02:00
|
|
|
}
|
|
|
|
|
2009-10-30 13:21:16 +01:00
|
|
|
void pci_data_write(PCIBus *s, uint32_t addr, uint32_t val, int len)
|
2009-10-30 13:21:15 +01:00
|
|
|
{
|
2009-11-12 12:17:23 +01:00
|
|
|
PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
|
2009-11-12 06:58:32 +01:00
|
|
|
uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
|
2009-10-30 13:21:15 +01:00
|
|
|
|
2011-07-22 11:05:01 +02:00
|
|
|
if (!pci_dev) {
|
2009-10-30 13:21:15 +01:00
|
|
|
return;
|
2011-07-22 11:05:01 +02:00
|
|
|
}
|
2009-10-30 13:21:15 +01:00
|
|
|
|
2010-01-10 21:54:38 +01:00
|
|
|
PCI_DPRINTF("%s: %s: addr=%02" PRIx32 " val=%08" PRIx32 " len=%d\n",
|
2009-10-30 13:21:15 +01:00
|
|
|
__func__, pci_dev->name, config_addr, val, len);
|
2011-07-22 11:05:01 +02:00
|
|
|
pci_host_config_write_common(pci_dev, config_addr, PCI_CONFIG_SPACE_SIZE,
|
|
|
|
val, len);
|
2009-10-30 13:21:15 +01:00
|
|
|
}
|
|
|
|
|
2009-10-30 13:21:16 +01:00
|
|
|
uint32_t pci_data_read(PCIBus *s, uint32_t addr, int len)
|
2009-10-30 13:21:15 +01:00
|
|
|
{
|
2009-11-12 12:17:23 +01:00
|
|
|
PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
|
2009-11-12 06:58:32 +01:00
|
|
|
uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
|
2009-10-30 13:21:15 +01:00
|
|
|
uint32_t val;
|
|
|
|
|
|
|
|
if (!pci_dev) {
|
2009-11-12 06:58:31 +01:00
|
|
|
return ~0x0;
|
2009-10-30 13:21:15 +01:00
|
|
|
}
|
|
|
|
|
2011-07-22 11:05:01 +02:00
|
|
|
val = pci_host_config_read_common(pci_dev, config_addr,
|
|
|
|
PCI_CONFIG_SPACE_SIZE, len);
|
2009-11-12 06:58:31 +01:00
|
|
|
PCI_DPRINTF("%s: %s: addr=%02"PRIx32" val=%08"PRIx32" len=%d\n",
|
|
|
|
__func__, pci_dev->name, config_addr, val, len);
|
|
|
|
|
2009-10-30 13:21:15 +01:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static void pci_host_config_write(void *opaque, hwaddr addr,
|
2011-07-24 16:47:18 +02:00
|
|
|
uint64_t val, unsigned len)
|
2009-10-30 13:21:07 +01:00
|
|
|
{
|
2011-07-24 16:47:18 +02:00
|
|
|
PCIHostState *s = opaque;
|
2009-10-30 13:21:07 +01:00
|
|
|
|
2011-07-24 16:47:18 +02:00
|
|
|
PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx64"\n",
|
2010-01-16 18:20:07 +01:00
|
|
|
__func__, addr, len, val);
|
2012-01-04 15:28:42 +01:00
|
|
|
if (addr != 0 || len != 4) {
|
|
|
|
return;
|
|
|
|
}
|
2009-10-30 13:21:07 +01:00
|
|
|
s->config_reg = val;
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t pci_host_config_read(void *opaque, hwaddr addr,
|
2011-07-24 16:47:18 +02:00
|
|
|
unsigned len)
|
2009-10-30 13:21:07 +01:00
|
|
|
{
|
2011-07-24 16:47:18 +02:00
|
|
|
PCIHostState *s = opaque;
|
2009-10-30 13:21:07 +01:00
|
|
|
uint32_t val = s->config_reg;
|
2010-03-21 20:47:15 +01:00
|
|
|
|
2011-07-24 16:47:18 +02:00
|
|
|
PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx32"\n",
|
2010-01-16 18:20:07 +01:00
|
|
|
__func__, addr, len, val);
|
2009-10-30 13:21:07 +01:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static void pci_host_data_write(void *opaque, hwaddr addr,
|
2011-07-24 16:47:18 +02:00
|
|
|
uint64_t val, unsigned len)
|
2009-10-30 13:21:07 +01:00
|
|
|
{
|
2011-07-24 16:47:18 +02:00
|
|
|
PCIHostState *s = opaque;
|
|
|
|
PCI_DPRINTF("write addr " TARGET_FMT_plx " len %d val %x\n",
|
|
|
|
addr, len, (unsigned)val);
|
2010-01-16 18:20:07 +01:00
|
|
|
if (s->config_reg & (1u << 31))
|
|
|
|
pci_data_write(s->bus, s->config_reg | (addr & 3), val, len);
|
2009-10-30 13:21:07 +01:00
|
|
|
}
|
|
|
|
|
2011-07-24 16:47:18 +02:00
|
|
|
static uint64_t pci_host_data_read(void *opaque,
|
2012-10-23 12:30:10 +02:00
|
|
|
hwaddr addr, unsigned len)
|
2009-10-30 13:21:07 +01:00
|
|
|
{
|
2011-07-24 16:47:18 +02:00
|
|
|
PCIHostState *s = opaque;
|
2010-01-16 18:20:07 +01:00
|
|
|
uint32_t val;
|
2014-03-17 17:00:32 +01:00
|
|
|
if (!(s->config_reg & (1U << 31))) {
|
2010-01-16 18:20:07 +01:00
|
|
|
return 0xffffffff;
|
2014-03-17 17:00:32 +01:00
|
|
|
}
|
2010-01-16 18:20:07 +01:00
|
|
|
val = pci_data_read(s->bus, s->config_reg | (addr & 3), len);
|
2011-07-24 16:47:18 +02:00
|
|
|
PCI_DPRINTF("read addr " TARGET_FMT_plx " len %d val %x\n",
|
2010-03-21 20:47:15 +01:00
|
|
|
addr, len, val);
|
|
|
|
return val;
|
2010-01-16 18:20:07 +01:00
|
|
|
}
|
2009-10-30 13:21:07 +01:00
|
|
|
|
2011-07-24 16:47:18 +02:00
|
|
|
const MemoryRegionOps pci_host_conf_le_ops = {
|
|
|
|
.read = pci_host_config_read,
|
|
|
|
.write = pci_host_config_write,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
2009-10-30 13:21:07 +01:00
|
|
|
|
2011-07-24 16:47:18 +02:00
|
|
|
const MemoryRegionOps pci_host_conf_be_ops = {
|
|
|
|
.read = pci_host_config_read,
|
|
|
|
.write = pci_host_config_write,
|
|
|
|
.endianness = DEVICE_BIG_ENDIAN,
|
|
|
|
};
|
2011-07-24 16:47:18 +02:00
|
|
|
|
2011-07-24 16:47:18 +02:00
|
|
|
const MemoryRegionOps pci_host_data_le_ops = {
|
|
|
|
.read = pci_host_data_read,
|
|
|
|
.write = pci_host_data_write,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
|
|
|
const MemoryRegionOps pci_host_data_be_ops = {
|
|
|
|
.read = pci_host_data_read,
|
|
|
|
.write = pci_host_data_write,
|
|
|
|
.endianness = DEVICE_BIG_ENDIAN,
|
|
|
|
};
|
2009-10-30 13:21:07 +01:00
|
|
|
|
2012-08-20 19:08:07 +02:00
|
|
|
static const TypeInfo pci_host_type_info = {
|
|
|
|
.name = TYPE_PCI_HOST_BRIDGE,
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.abstract = true,
|
2013-06-06 10:48:49 +02:00
|
|
|
.class_size = sizeof(PCIHostBridgeClass),
|
2012-08-20 19:08:07 +02:00
|
|
|
.instance_size = sizeof(PCIHostState),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void pci_host_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&pci_host_type_info);
|
|
|
|
}
|
2009-10-30 13:21:06 +01:00
|
|
|
|
2012-08-20 19:08:07 +02:00
|
|
|
type_init(pci_host_register_types)
|