2015-01-21 17:48:33 +01:00
|
|
|
/*
|
|
|
|
* QEMU educational PCI device
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012-2015 Jiri Slaby
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
|
|
* AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
|
|
* DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 19:17:17 +01:00
|
|
|
#include "qemu/osdep.h"
|
2018-06-25 14:42:07 +02:00
|
|
|
#include "qemu/units.h"
|
2015-01-21 17:48:33 +01:00
|
|
|
#include "hw/pci/pci.h"
|
2019-08-12 07:23:48 +02:00
|
|
|
#include "hw/hw.h"
|
2016-09-28 15:03:39 +02:00
|
|
|
#include "hw/pci/msi.h"
|
2015-01-21 17:48:33 +01:00
|
|
|
#include "qemu/timer.h"
|
|
|
|
#include "qemu/main-loop.h" /* iothread mutex */
|
2019-05-23 16:35:07 +02:00
|
|
|
#include "qemu/module.h"
|
2015-01-21 17:48:33 +01:00
|
|
|
#include "qapi/visitor.h"
|
|
|
|
|
2018-09-14 07:11:11 +02:00
|
|
|
#define TYPE_PCI_EDU_DEVICE "edu"
|
|
|
|
#define EDU(obj) OBJECT_CHECK(EduState, obj, TYPE_PCI_EDU_DEVICE)
|
2015-01-21 17:48:33 +01:00
|
|
|
|
|
|
|
#define FACT_IRQ 0x00000001
|
|
|
|
#define DMA_IRQ 0x00000100
|
|
|
|
|
|
|
|
#define DMA_START 0x40000
|
|
|
|
#define DMA_SIZE 4096
|
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
PCIDevice pdev;
|
|
|
|
MemoryRegion mmio;
|
|
|
|
|
|
|
|
QemuThread thread;
|
|
|
|
QemuMutex thr_mutex;
|
|
|
|
QemuCond thr_cond;
|
|
|
|
bool stopping;
|
|
|
|
|
|
|
|
uint32_t addr4;
|
|
|
|
uint32_t fact;
|
|
|
|
#define EDU_STATUS_COMPUTING 0x01
|
|
|
|
#define EDU_STATUS_IRQFACT 0x80
|
|
|
|
uint32_t status;
|
|
|
|
|
|
|
|
uint32_t irq_status;
|
|
|
|
|
|
|
|
#define EDU_DMA_RUN 0x1
|
|
|
|
#define EDU_DMA_DIR(cmd) (((cmd) & 0x2) >> 1)
|
|
|
|
# define EDU_DMA_FROM_PCI 0
|
|
|
|
# define EDU_DMA_TO_PCI 1
|
|
|
|
#define EDU_DMA_IRQ 0x4
|
|
|
|
struct dma_state {
|
|
|
|
dma_addr_t src;
|
|
|
|
dma_addr_t dst;
|
|
|
|
dma_addr_t cnt;
|
|
|
|
dma_addr_t cmd;
|
|
|
|
} dma;
|
|
|
|
QEMUTimer dma_timer;
|
|
|
|
char dma_buf[DMA_SIZE];
|
|
|
|
uint64_t dma_mask;
|
|
|
|
} EduState;
|
|
|
|
|
2016-09-28 15:03:39 +02:00
|
|
|
static bool edu_msi_enabled(EduState *edu)
|
|
|
|
{
|
|
|
|
return msi_enabled(&edu->pdev);
|
|
|
|
}
|
|
|
|
|
2015-01-21 17:48:33 +01:00
|
|
|
static void edu_raise_irq(EduState *edu, uint32_t val)
|
|
|
|
{
|
|
|
|
edu->irq_status |= val;
|
|
|
|
if (edu->irq_status) {
|
2016-09-28 15:03:39 +02:00
|
|
|
if (edu_msi_enabled(edu)) {
|
|
|
|
msi_notify(&edu->pdev, 0);
|
|
|
|
} else {
|
|
|
|
pci_set_irq(&edu->pdev, 1);
|
|
|
|
}
|
2015-01-21 17:48:33 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void edu_lower_irq(EduState *edu, uint32_t val)
|
|
|
|
{
|
|
|
|
edu->irq_status &= ~val;
|
|
|
|
|
2016-09-28 15:03:39 +02:00
|
|
|
if (!edu->irq_status && !edu_msi_enabled(edu)) {
|
2015-01-21 17:48:33 +01:00
|
|
|
pci_set_irq(&edu->pdev, 0);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-05-10 18:43:49 +02:00
|
|
|
static bool within(uint64_t addr, uint64_t start, uint64_t end)
|
2015-01-21 17:48:33 +01:00
|
|
|
{
|
|
|
|
return start <= addr && addr < end;
|
|
|
|
}
|
|
|
|
|
2019-05-10 18:43:49 +02:00
|
|
|
static void edu_check_range(uint64_t addr, uint64_t size1, uint64_t start,
|
|
|
|
uint64_t size2)
|
2015-01-21 17:48:33 +01:00
|
|
|
{
|
2019-05-10 18:43:49 +02:00
|
|
|
uint64_t end1 = addr + size1;
|
|
|
|
uint64_t end2 = start + size2;
|
2015-01-21 17:48:33 +01:00
|
|
|
|
|
|
|
if (within(addr, start, end2) &&
|
|
|
|
end1 > addr && within(end1, start, end2)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2019-05-10 18:43:49 +02:00
|
|
|
hw_error("EDU: DMA range 0x%016"PRIx64"-0x%016"PRIx64
|
|
|
|
" out of bounds (0x%016"PRIx64"-0x%016"PRIx64")!",
|
2015-01-21 17:48:33 +01:00
|
|
|
addr, end1 - 1, start, end2 - 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static dma_addr_t edu_clamp_addr(const EduState *edu, dma_addr_t addr)
|
|
|
|
{
|
|
|
|
dma_addr_t res = addr & edu->dma_mask;
|
|
|
|
|
|
|
|
if (addr != res) {
|
|
|
|
printf("EDU: clamping DMA %#.16"PRIx64" to %#.16"PRIx64"!\n", addr, res);
|
|
|
|
}
|
|
|
|
|
|
|
|
return res;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void edu_dma_timer(void *opaque)
|
|
|
|
{
|
|
|
|
EduState *edu = opaque;
|
|
|
|
bool raise_irq = false;
|
|
|
|
|
|
|
|
if (!(edu->dma.cmd & EDU_DMA_RUN)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (EDU_DMA_DIR(edu->dma.cmd) == EDU_DMA_FROM_PCI) {
|
2019-05-10 18:43:49 +02:00
|
|
|
uint64_t dst = edu->dma.dst;
|
2015-01-21 17:48:33 +01:00
|
|
|
edu_check_range(dst, edu->dma.cnt, DMA_START, DMA_SIZE);
|
|
|
|
dst -= DMA_START;
|
|
|
|
pci_dma_read(&edu->pdev, edu_clamp_addr(edu, edu->dma.src),
|
|
|
|
edu->dma_buf + dst, edu->dma.cnt);
|
|
|
|
} else {
|
2019-05-10 18:43:49 +02:00
|
|
|
uint64_t src = edu->dma.src;
|
2015-01-21 17:48:33 +01:00
|
|
|
edu_check_range(src, edu->dma.cnt, DMA_START, DMA_SIZE);
|
|
|
|
src -= DMA_START;
|
|
|
|
pci_dma_write(&edu->pdev, edu_clamp_addr(edu, edu->dma.dst),
|
|
|
|
edu->dma_buf + src, edu->dma.cnt);
|
|
|
|
}
|
|
|
|
|
|
|
|
edu->dma.cmd &= ~EDU_DMA_RUN;
|
|
|
|
if (edu->dma.cmd & EDU_DMA_IRQ) {
|
|
|
|
raise_irq = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (raise_irq) {
|
|
|
|
edu_raise_irq(edu, DMA_IRQ);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dma_rw(EduState *edu, bool write, dma_addr_t *val, dma_addr_t *dma,
|
|
|
|
bool timer)
|
|
|
|
{
|
|
|
|
if (write && (edu->dma.cmd & EDU_DMA_RUN)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (write) {
|
|
|
|
*dma = *val;
|
|
|
|
} else {
|
|
|
|
*val = *dma;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (timer) {
|
|
|
|
timer_mod(&edu->dma_timer, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 100);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint64_t edu_mmio_read(void *opaque, hwaddr addr, unsigned size)
|
|
|
|
{
|
|
|
|
EduState *edu = opaque;
|
|
|
|
uint64_t val = ~0ULL;
|
|
|
|
|
2019-05-10 18:43:48 +02:00
|
|
|
if (addr < 0x80 && size != 4) {
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (addr >= 0x80 && size != 4 && size != 8) {
|
2015-01-21 17:48:33 +01:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
case 0x00:
|
|
|
|
val = 0x010000edu;
|
|
|
|
break;
|
|
|
|
case 0x04:
|
|
|
|
val = edu->addr4;
|
|
|
|
break;
|
|
|
|
case 0x08:
|
|
|
|
qemu_mutex_lock(&edu->thr_mutex);
|
|
|
|
val = edu->fact;
|
|
|
|
qemu_mutex_unlock(&edu->thr_mutex);
|
|
|
|
break;
|
|
|
|
case 0x20:
|
|
|
|
val = atomic_read(&edu->status);
|
|
|
|
break;
|
|
|
|
case 0x24:
|
|
|
|
val = edu->irq_status;
|
|
|
|
break;
|
|
|
|
case 0x80:
|
|
|
|
dma_rw(edu, false, &val, &edu->dma.src, false);
|
|
|
|
break;
|
|
|
|
case 0x88:
|
|
|
|
dma_rw(edu, false, &val, &edu->dma.dst, false);
|
|
|
|
break;
|
|
|
|
case 0x90:
|
|
|
|
dma_rw(edu, false, &val, &edu->dma.cnt, false);
|
|
|
|
break;
|
|
|
|
case 0x98:
|
|
|
|
dma_rw(edu, false, &val, &edu->dma.cmd, false);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void edu_mmio_write(void *opaque, hwaddr addr, uint64_t val,
|
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
EduState *edu = opaque;
|
|
|
|
|
|
|
|
if (addr < 0x80 && size != 4) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (addr >= 0x80 && size != 4 && size != 8) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
case 0x04:
|
|
|
|
edu->addr4 = ~val;
|
|
|
|
break;
|
|
|
|
case 0x08:
|
|
|
|
if (atomic_read(&edu->status) & EDU_STATUS_COMPUTING) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* EDU_STATUS_COMPUTING cannot go 0->1 concurrently, because it is only
|
|
|
|
* set in this function and it is under the iothread mutex.
|
|
|
|
*/
|
|
|
|
qemu_mutex_lock(&edu->thr_mutex);
|
|
|
|
edu->fact = val;
|
|
|
|
atomic_or(&edu->status, EDU_STATUS_COMPUTING);
|
|
|
|
qemu_cond_signal(&edu->thr_cond);
|
|
|
|
qemu_mutex_unlock(&edu->thr_mutex);
|
|
|
|
break;
|
|
|
|
case 0x20:
|
|
|
|
if (val & EDU_STATUS_IRQFACT) {
|
|
|
|
atomic_or(&edu->status, EDU_STATUS_IRQFACT);
|
|
|
|
} else {
|
|
|
|
atomic_and(&edu->status, ~EDU_STATUS_IRQFACT);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x60:
|
|
|
|
edu_raise_irq(edu, val);
|
|
|
|
break;
|
|
|
|
case 0x64:
|
|
|
|
edu_lower_irq(edu, val);
|
|
|
|
break;
|
|
|
|
case 0x80:
|
|
|
|
dma_rw(edu, true, &val, &edu->dma.src, false);
|
|
|
|
break;
|
|
|
|
case 0x88:
|
|
|
|
dma_rw(edu, true, &val, &edu->dma.dst, false);
|
|
|
|
break;
|
|
|
|
case 0x90:
|
|
|
|
dma_rw(edu, true, &val, &edu->dma.cnt, false);
|
|
|
|
break;
|
|
|
|
case 0x98:
|
|
|
|
if (!(val & EDU_DMA_RUN)) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
dma_rw(edu, true, &val, &edu->dma.cmd, true);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps edu_mmio_ops = {
|
|
|
|
.read = edu_mmio_read,
|
|
|
|
.write = edu_mmio_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2019-05-10 18:43:47 +02:00
|
|
|
.valid = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 8,
|
|
|
|
},
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 8,
|
|
|
|
},
|
|
|
|
|
2015-01-21 17:48:33 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
2015-04-09 20:32:39 +02:00
|
|
|
* We purposely use a thread, so that users are forced to wait for the status
|
2015-01-21 17:48:33 +01:00
|
|
|
* register.
|
|
|
|
*/
|
|
|
|
static void *edu_fact_thread(void *opaque)
|
|
|
|
{
|
|
|
|
EduState *edu = opaque;
|
|
|
|
|
|
|
|
while (1) {
|
|
|
|
uint32_t val, ret = 1;
|
|
|
|
|
|
|
|
qemu_mutex_lock(&edu->thr_mutex);
|
|
|
|
while ((atomic_read(&edu->status) & EDU_STATUS_COMPUTING) == 0 &&
|
|
|
|
!edu->stopping) {
|
|
|
|
qemu_cond_wait(&edu->thr_cond, &edu->thr_mutex);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (edu->stopping) {
|
|
|
|
qemu_mutex_unlock(&edu->thr_mutex);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
val = edu->fact;
|
|
|
|
qemu_mutex_unlock(&edu->thr_mutex);
|
|
|
|
|
|
|
|
while (val > 0) {
|
|
|
|
ret *= val--;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We should sleep for a random period here, so that students are
|
|
|
|
* forced to check the status properly.
|
|
|
|
*/
|
|
|
|
|
|
|
|
qemu_mutex_lock(&edu->thr_mutex);
|
|
|
|
edu->fact = ret;
|
|
|
|
qemu_mutex_unlock(&edu->thr_mutex);
|
|
|
|
atomic_and(&edu->status, ~EDU_STATUS_COMPUTING);
|
|
|
|
|
|
|
|
if (atomic_read(&edu->status) & EDU_STATUS_IRQFACT) {
|
|
|
|
qemu_mutex_lock_iothread();
|
|
|
|
edu_raise_irq(edu, FACT_IRQ);
|
|
|
|
qemu_mutex_unlock_iothread();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2015-12-18 09:55:35 +01:00
|
|
|
static void pci_edu_realize(PCIDevice *pdev, Error **errp)
|
2015-01-21 17:48:33 +01:00
|
|
|
{
|
2018-10-13 07:51:03 +02:00
|
|
|
EduState *edu = EDU(pdev);
|
2015-01-21 17:48:33 +01:00
|
|
|
uint8_t *pci_conf = pdev->config;
|
|
|
|
|
2017-05-31 14:56:37 +02:00
|
|
|
pci_config_set_interrupt_pin(pci_conf, 1);
|
|
|
|
|
|
|
|
if (msi_init(pdev, 0, 1, true, false, errp)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2015-01-21 17:48:33 +01:00
|
|
|
timer_init_ms(&edu->dma_timer, QEMU_CLOCK_VIRTUAL, edu_dma_timer, edu);
|
|
|
|
|
|
|
|
qemu_mutex_init(&edu->thr_mutex);
|
|
|
|
qemu_cond_init(&edu->thr_cond);
|
|
|
|
qemu_thread_create(&edu->thread, "edu", edu_fact_thread,
|
|
|
|
edu, QEMU_THREAD_JOINABLE);
|
|
|
|
|
|
|
|
memory_region_init_io(&edu->mmio, OBJECT(edu), &edu_mmio_ops, edu,
|
2018-06-25 14:42:07 +02:00
|
|
|
"edu-mmio", 1 * MiB);
|
2015-01-21 17:48:33 +01:00
|
|
|
pci_register_bar(pdev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &edu->mmio);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pci_edu_uninit(PCIDevice *pdev)
|
|
|
|
{
|
2018-10-13 07:51:03 +02:00
|
|
|
EduState *edu = EDU(pdev);
|
2015-01-21 17:48:33 +01:00
|
|
|
|
|
|
|
qemu_mutex_lock(&edu->thr_mutex);
|
|
|
|
edu->stopping = true;
|
|
|
|
qemu_mutex_unlock(&edu->thr_mutex);
|
|
|
|
qemu_cond_signal(&edu->thr_cond);
|
|
|
|
qemu_thread_join(&edu->thread);
|
|
|
|
|
|
|
|
qemu_cond_destroy(&edu->thr_cond);
|
|
|
|
qemu_mutex_destroy(&edu->thr_mutex);
|
|
|
|
|
|
|
|
timer_del(&edu->dma_timer);
|
2019-01-14 14:10:15 +01:00
|
|
|
msi_uninit(pdev);
|
2015-01-21 17:48:33 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void edu_instance_init(Object *obj)
|
|
|
|
{
|
|
|
|
EduState *edu = EDU(obj);
|
|
|
|
|
|
|
|
edu->dma_mask = (1UL << 28) - 1;
|
2020-02-04 14:16:01 +01:00
|
|
|
object_property_add_uint64_ptr(obj, "dma_mask",
|
qom: Drop parameter @errp of object_property_add() & friends
The only way object_property_add() can fail is when a property with
the same name already exists. Since our property names are all
hardcoded, failure is a programming error, and the appropriate way to
handle it is passing &error_abort.
Same for its variants, except for object_property_add_child(), which
additionally fails when the child already has a parent. Parentage is
also under program control, so this is a programming error, too.
We have a bit over 500 callers. Almost half of them pass
&error_abort, slightly fewer ignore errors, one test case handles
errors, and the remaining few callers pass them to their own callers.
The previous few commits demonstrated once again that ignoring
programming errors is a bad idea.
Of the few ones that pass on errors, several violate the Error API.
The Error ** argument must be NULL, &error_abort, &error_fatal, or a
pointer to a variable containing NULL. Passing an argument of the
latter kind twice without clearing it in between is wrong: if the
first call sets an error, it no longer points to NULL for the second
call. ich9_pm_add_properties(), sparc32_ledma_realize(),
sparc32_dma_realize(), xilinx_axidma_realize(), xilinx_enet_realize()
are wrong that way.
When the one appropriate choice of argument is &error_abort, letting
users pick the argument is a bad idea.
Drop parameter @errp and assert the preconditions instead.
There's one exception to "duplicate property name is a programming
error": the way object_property_add() implements the magic (and
undocumented) "automatic arrayification". Don't drop @errp there.
Instead, rename object_property_add() to object_property_try_add(),
and add the obvious wrapper object_property_add().
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Eric Blake <eblake@redhat.com>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Message-Id: <20200505152926.18877-15-armbru@redhat.com>
[Two semantic rebase conflicts resolved]
2020-05-05 17:29:22 +02:00
|
|
|
&edu->dma_mask, OBJ_PROP_FLAG_READWRITE);
|
2015-01-21 17:48:33 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void edu_class_init(ObjectClass *class, void *data)
|
|
|
|
{
|
2019-01-24 15:46:06 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(class);
|
2015-01-21 17:48:33 +01:00
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(class);
|
|
|
|
|
2015-12-18 09:55:35 +01:00
|
|
|
k->realize = pci_edu_realize;
|
2015-01-21 17:48:33 +01:00
|
|
|
k->exit = pci_edu_uninit;
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_QEMU;
|
|
|
|
k->device_id = 0x11e8;
|
|
|
|
k->revision = 0x10;
|
|
|
|
k->class_id = PCI_CLASS_OTHERS;
|
2019-01-24 15:46:06 +01:00
|
|
|
set_bit(DEVICE_CATEGORY_MISC, dc->categories);
|
2015-01-21 17:48:33 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void pci_edu_register_types(void)
|
|
|
|
{
|
2017-09-27 21:56:34 +02:00
|
|
|
static InterfaceInfo interfaces[] = {
|
|
|
|
{ INTERFACE_CONVENTIONAL_PCI_DEVICE },
|
|
|
|
{ },
|
|
|
|
};
|
2015-01-21 17:48:33 +01:00
|
|
|
static const TypeInfo edu_info = {
|
2018-09-14 07:11:11 +02:00
|
|
|
.name = TYPE_PCI_EDU_DEVICE,
|
2015-01-21 17:48:33 +01:00
|
|
|
.parent = TYPE_PCI_DEVICE,
|
|
|
|
.instance_size = sizeof(EduState),
|
|
|
|
.instance_init = edu_instance_init,
|
|
|
|
.class_init = edu_class_init,
|
2017-09-27 21:56:34 +02:00
|
|
|
.interfaces = interfaces,
|
2015-01-21 17:48:33 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
type_register_static(&edu_info);
|
|
|
|
}
|
|
|
|
type_init(pci_edu_register_types)
|