2007-10-29 00:42:18 +01:00
|
|
|
/*
|
|
|
|
* PowerMac NVRAM emulation
|
|
|
|
*
|
|
|
|
* Copyright (c) 2005-2007 Fabrice Bellard
|
|
|
|
* Copyright (c) 2007 Jocelyn Mayer
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2019-05-23 16:35:07 +02:00
|
|
|
|
2016-01-26 19:17:30 +01:00
|
|
|
#include "qemu/osdep.h"
|
2016-10-18 22:46:40 +02:00
|
|
|
#include "hw/nvram/chrp_nvram.h"
|
2013-02-04 15:40:22 +01:00
|
|
|
#include "hw/ppc/mac.h"
|
2019-08-12 07:23:51 +02:00
|
|
|
#include "hw/qdev-properties.h"
|
2019-08-12 07:23:45 +02:00
|
|
|
#include "migration/vmstate.h"
|
2016-03-20 18:16:19 +01:00
|
|
|
#include "qemu/cutils.h"
|
2019-05-23 16:35:07 +02:00
|
|
|
#include "qemu/module.h"
|
2020-05-24 18:51:26 +02:00
|
|
|
#include "trace.h"
|
2014-07-13 17:09:55 +02:00
|
|
|
#include <zlib.h>
|
2007-10-29 00:42:18 +01:00
|
|
|
|
2008-12-27 00:05:23 +01:00
|
|
|
#define DEF_SYSTEM_SIZE 0xc10
|
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
/* macio style NVRAM device */
|
2012-10-23 12:30:10 +02:00
|
|
|
static void macio_nvram_writeb(void *opaque, hwaddr addr,
|
2011-08-08 15:09:17 +02:00
|
|
|
uint64_t value, unsigned size)
|
2007-10-29 00:42:18 +01:00
|
|
|
{
|
|
|
|
MacIONVRAMState *s = opaque;
|
2007-11-04 02:16:04 +01:00
|
|
|
|
2009-02-07 11:48:26 +01:00
|
|
|
addr = (addr >> s->it_shift) & (s->size - 1);
|
2020-05-24 18:51:26 +02:00
|
|
|
trace_macio_nvram_write(addr, value);
|
2007-10-29 00:42:18 +01:00
|
|
|
s->data[addr] = value;
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t macio_nvram_readb(void *opaque, hwaddr addr,
|
2011-08-08 15:09:17 +02:00
|
|
|
unsigned size)
|
2007-10-29 00:42:18 +01:00
|
|
|
{
|
|
|
|
MacIONVRAMState *s = opaque;
|
|
|
|
uint32_t value;
|
|
|
|
|
2009-02-07 11:48:26 +01:00
|
|
|
addr = (addr >> s->it_shift) & (s->size - 1);
|
2007-10-29 00:42:18 +01:00
|
|
|
value = s->data[addr];
|
2020-05-24 18:51:26 +02:00
|
|
|
trace_macio_nvram_read(addr, value);
|
2007-10-29 00:42:18 +01:00
|
|
|
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
2011-08-08 15:09:17 +02:00
|
|
|
static const MemoryRegionOps macio_nvram_ops = {
|
|
|
|
.read = macio_nvram_readb,
|
|
|
|
.write = macio_nvram_writeb,
|
2014-07-13 16:55:53 +02:00
|
|
|
.valid.min_access_size = 1,
|
|
|
|
.valid.max_access_size = 4,
|
|
|
|
.impl.min_access_size = 1,
|
|
|
|
.impl.max_access_size = 1,
|
2013-01-24 00:03:59 +01:00
|
|
|
.endianness = DEVICE_BIG_ENDIAN,
|
2007-10-29 00:42:18 +01:00
|
|
|
};
|
|
|
|
|
2010-12-03 01:59:09 +01:00
|
|
|
static const VMStateDescription vmstate_macio_nvram = {
|
|
|
|
.name = "macio_nvram",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
2014-04-16 16:01:33 +02:00
|
|
|
.fields = (VMStateField[]) {
|
2017-02-03 18:52:17 +01:00
|
|
|
VMSTATE_VBUFFER_UINT32(data, MacIONVRAMState, 0, NULL, size),
|
2010-12-03 01:59:09 +01:00
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
2008-12-30 20:01:19 +01:00
|
|
|
|
|
|
|
|
2013-01-24 00:04:00 +01:00
|
|
|
static void macio_nvram_reset(DeviceState *dev)
|
2008-12-28 19:27:10 +01:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2013-01-24 00:04:00 +01:00
|
|
|
static void macio_nvram_realizefn(DeviceState *dev, Error **errp)
|
2007-10-29 00:42:18 +01:00
|
|
|
{
|
2013-01-24 00:04:00 +01:00
|
|
|
SysBusDevice *d = SYS_BUS_DEVICE(dev);
|
|
|
|
MacIONVRAMState *s = MACIO_NVRAM(dev);
|
2007-11-04 02:16:04 +01:00
|
|
|
|
2013-01-24 00:04:00 +01:00
|
|
|
s->data = g_malloc0(s->size);
|
2008-12-27 00:05:15 +01:00
|
|
|
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init_io(&s->mem, OBJECT(s), &macio_nvram_ops, s,
|
|
|
|
"macio-nvram", s->size << s->it_shift);
|
2013-01-24 00:04:00 +01:00
|
|
|
sysbus_init_mmio(d, &s->mem);
|
|
|
|
}
|
|
|
|
|
qdev: Unrealize must not fail
Devices may have component devices and buses.
Device realization may fail. Realization is recursive: a device's
realize() method realizes its components, and device_set_realized()
realizes its buses (which should in turn realize the devices on that
bus, except bus_set_realized() doesn't implement that, yet).
When realization of a component or bus fails, we need to roll back:
unrealize everything we realized so far. If any of these unrealizes
failed, the device would be left in an inconsistent state. Must not
happen.
device_set_realized() lets it happen: it ignores errors in the roll
back code starting at label child_realize_fail.
Since realization is recursive, unrealization must be recursive, too.
But how could a partly failed unrealize be rolled back? We'd have to
re-realize, which can fail. This design is fundamentally broken.
device_set_realized() does not roll back at all. Instead, it keeps
unrealizing, ignoring further errors.
It can screw up even for a device with no buses: if the lone
dc->unrealize() fails, it still unregisters vmstate, and calls
listeners' unrealize() callback.
bus_set_realized() does not roll back either. Instead, it stops
unrealizing.
Fortunately, no unrealize method can fail, as we'll see below.
To fix the design error, drop parameter @errp from all the unrealize
methods.
Any unrealize method that uses @errp now needs an update. This leads
us to unrealize() methods that can fail. Merely passing it to another
unrealize method cannot cause failure, though. Here are the ones that
do other things with @errp:
* virtio_serial_device_unrealize()
Fails when qbus_set_hotplug_handler() fails, but still does all the
other work. On failure, the device would stay realized with its
resources completely gone. Oops. Can't happen, because
qbus_set_hotplug_handler() can't actually fail here. Pass
&error_abort to qbus_set_hotplug_handler() instead.
* hw/ppc/spapr_drc.c's unrealize()
Fails when object_property_del() fails, but all the other work is
already done. On failure, the device would stay realized with its
vmstate registration gone. Oops. Can't happen, because
object_property_del() can't actually fail here. Pass &error_abort
to object_property_del() instead.
* spapr_phb_unrealize()
Fails and bails out when remove_drcs() fails, but other work is
already done. On failure, the device would stay realized with some
of its resources gone. Oops. remove_drcs() fails only when
chassis_from_bus()'s object_property_get_uint() fails, and it can't
here. Pass &error_abort to remove_drcs() instead.
Therefore, no unrealize method can fail before this patch.
device_set_realized()'s recursive unrealization via bus uses
object_property_set_bool(). Can't drop @errp there, so pass
&error_abort.
We similarly unrealize with object_property_set_bool() elsewhere,
always ignoring errors. Pass &error_abort instead.
Several unrealize methods no longer handle errors from other unrealize
methods: virtio_9p_device_unrealize(),
virtio_input_device_unrealize(), scsi_qdev_unrealize(), ...
Much of the deleted error handling looks wrong anyway.
One unrealize methods no longer ignore such errors:
usb_ehci_pci_exit().
Several realize methods no longer ignore errors when rolling back:
v9fs_device_realize_common(), pci_qdev_unrealize(),
spapr_phb_realize(), usb_qdev_realize(), vfio_ccw_realize(),
virtio_device_realize().
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Message-Id: <20200505152926.18877-17-armbru@redhat.com>
2020-05-05 17:29:24 +02:00
|
|
|
static void macio_nvram_unrealizefn(DeviceState *dev)
|
2013-01-24 00:04:00 +01:00
|
|
|
{
|
|
|
|
MacIONVRAMState *s = MACIO_NVRAM(dev);
|
|
|
|
|
|
|
|
g_free(s->data);
|
|
|
|
}
|
2007-10-29 00:42:18 +01:00
|
|
|
|
2013-01-24 00:04:00 +01:00
|
|
|
static Property macio_nvram_properties[] = {
|
|
|
|
DEFINE_PROP_UINT32("size", MacIONVRAMState, size, 0),
|
|
|
|
DEFINE_PROP_UINT32("it_shift", MacIONVRAMState, it_shift, 0),
|
|
|
|
DEFINE_PROP_END_OF_LIST()
|
|
|
|
};
|
|
|
|
|
|
|
|
static void macio_nvram_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
|
|
|
|
|
|
|
dc->realize = macio_nvram_realizefn;
|
|
|
|
dc->unrealize = macio_nvram_unrealizefn;
|
|
|
|
dc->reset = macio_nvram_reset;
|
|
|
|
dc->vmsd = &vmstate_macio_nvram;
|
2020-01-10 16:30:32 +01:00
|
|
|
device_class_set_props(dc, macio_nvram_properties);
|
2015-09-26 18:22:11 +02:00
|
|
|
set_bit(DEVICE_CATEGORY_MISC, dc->categories);
|
2007-10-29 00:42:18 +01:00
|
|
|
}
|
|
|
|
|
2013-01-24 00:04:00 +01:00
|
|
|
static const TypeInfo macio_nvram_type_info = {
|
|
|
|
.name = TYPE_MACIO_NVRAM,
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(MacIONVRAMState),
|
|
|
|
.class_init = macio_nvram_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void macio_nvram_register_types(void)
|
2007-11-04 02:16:04 +01:00
|
|
|
{
|
2013-01-24 00:04:00 +01:00
|
|
|
type_register_static(&macio_nvram_type_info);
|
2007-11-04 02:16:04 +01:00
|
|
|
}
|
|
|
|
|
2008-12-24 21:26:14 +01:00
|
|
|
/* Set up a system OpenBIOS NVRAM partition */
|
2014-07-13 17:09:55 +02:00
|
|
|
static void pmac_format_nvram_partition_of(MacIONVRAMState *nvr, int off,
|
|
|
|
int len)
|
2007-10-29 00:42:18 +01:00
|
|
|
{
|
2016-10-18 22:46:40 +02:00
|
|
|
int sysp_end;
|
|
|
|
|
|
|
|
/* OpenBIOS nvram variables partition */
|
|
|
|
sysp_end = chrp_nvram_create_system_partition(&nvr->data[off],
|
|
|
|
DEF_SYSTEM_SIZE) + off;
|
|
|
|
|
|
|
|
/* Free space partition */
|
|
|
|
chrp_nvram_create_free_partition(&nvr->data[sysp_end], len - sysp_end);
|
2007-10-29 00:42:18 +01:00
|
|
|
}
|
2013-01-24 00:04:00 +01:00
|
|
|
|
2014-07-13 17:09:55 +02:00
|
|
|
#define OSX_NVRAM_SIGNATURE (0x5A)
|
|
|
|
|
|
|
|
/* Set up a Mac OS X NVRAM partition */
|
|
|
|
static void pmac_format_nvram_partition_osx(MacIONVRAMState *nvr, int off,
|
|
|
|
int len)
|
|
|
|
{
|
|
|
|
uint32_t start = off;
|
2016-10-18 22:46:43 +02:00
|
|
|
ChrpNvramPartHdr *part_header;
|
2014-07-13 17:09:55 +02:00
|
|
|
unsigned char *data = &nvr->data[start];
|
|
|
|
|
|
|
|
/* empty partition */
|
2016-10-18 22:46:43 +02:00
|
|
|
part_header = (ChrpNvramPartHdr *)data;
|
2014-07-13 17:09:55 +02:00
|
|
|
part_header->signature = OSX_NVRAM_SIGNATURE;
|
|
|
|
pstrcpy(part_header->name, sizeof(part_header->name), "wwwwwwwwwwww");
|
|
|
|
|
2016-10-18 22:46:43 +02:00
|
|
|
chrp_nvram_finish_partition(part_header, len);
|
2014-07-13 17:09:55 +02:00
|
|
|
|
|
|
|
/* Generation */
|
|
|
|
stl_be_p(&data[20], 2);
|
|
|
|
|
|
|
|
/* Adler32 checksum */
|
|
|
|
stl_be_p(&data[16], adler32(0, &data[20], len - 20));
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set up NVRAM with OF and OSX partitions */
|
|
|
|
void pmac_format_nvram_partition(MacIONVRAMState *nvr, int len)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Mac OS X expects side "B" of the flash at the second half of NVRAM,
|
|
|
|
* so we use half of the chip for OF and the other half for a free OSX
|
|
|
|
* partition.
|
|
|
|
*/
|
|
|
|
pmac_format_nvram_partition_of(nvr, 0, len / 2);
|
|
|
|
pmac_format_nvram_partition_osx(nvr, len / 2, len / 2);
|
|
|
|
}
|
2013-01-24 00:04:00 +01:00
|
|
|
type_init(macio_nvram_register_types)
|