2012-02-16 10:56:07 +01:00
|
|
|
/*
|
|
|
|
* Cortex-A15MPCore internal peripheral emulation.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 Linaro Limited.
|
|
|
|
* Written by Peter Maydell.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along
|
|
|
|
* with this program; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2013-02-04 15:40:22 +01:00
|
|
|
#include "hw/sysbus.h"
|
2013-03-05 01:34:43 +01:00
|
|
|
#include "sysemu/kvm.h"
|
2012-02-16 10:56:07 +01:00
|
|
|
|
|
|
|
/* A15MP private memory region. */
|
|
|
|
|
2013-06-30 21:03:27 +02:00
|
|
|
#define TYPE_A15MPCORE_PRIV "a15mpcore_priv"
|
|
|
|
#define A15MPCORE_PRIV(obj) \
|
|
|
|
OBJECT_CHECK(A15MPPrivState, (obj), TYPE_A15MPCORE_PRIV)
|
|
|
|
|
2012-02-16 10:56:07 +01:00
|
|
|
typedef struct A15MPPrivState {
|
2013-06-30 21:03:27 +02:00
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
2012-02-16 10:56:07 +01:00
|
|
|
uint32_t num_cpu;
|
|
|
|
uint32_t num_irq;
|
|
|
|
MemoryRegion container;
|
2012-04-13 13:39:07 +02:00
|
|
|
DeviceState *gic;
|
2012-02-16 10:56:07 +01:00
|
|
|
} A15MPPrivState;
|
|
|
|
|
2012-04-13 13:39:07 +02:00
|
|
|
static void a15mp_priv_set_irq(void *opaque, int irq, int level)
|
|
|
|
{
|
|
|
|
A15MPPrivState *s = (A15MPPrivState *)opaque;
|
|
|
|
qemu_set_irq(qdev_get_gpio_in(s->gic, irq), level);
|
|
|
|
}
|
|
|
|
|
2012-02-16 10:56:07 +01:00
|
|
|
static int a15mp_priv_init(SysBusDevice *dev)
|
|
|
|
{
|
2013-06-30 21:03:27 +02:00
|
|
|
A15MPPrivState *s = A15MPCORE_PRIV(dev);
|
2012-04-13 13:39:07 +02:00
|
|
|
SysBusDevice *busdev;
|
2013-03-05 01:34:43 +01:00
|
|
|
const char *gictype = "arm_gic";
|
2013-08-20 15:54:32 +02:00
|
|
|
int i;
|
2012-04-13 13:39:07 +02:00
|
|
|
|
2013-03-05 01:34:43 +01:00
|
|
|
if (kvm_irqchip_in_kernel()) {
|
|
|
|
gictype = "kvm-arm-gic";
|
|
|
|
}
|
|
|
|
|
|
|
|
s->gic = qdev_create(NULL, gictype);
|
2012-04-13 13:39:07 +02:00
|
|
|
qdev_prop_set_uint32(s->gic, "num-cpu", s->num_cpu);
|
|
|
|
qdev_prop_set_uint32(s->gic, "num-irq", s->num_irq);
|
2012-05-02 18:49:40 +02:00
|
|
|
qdev_prop_set_uint32(s->gic, "revision", 2);
|
2012-04-13 13:39:07 +02:00
|
|
|
qdev_init_nofail(s->gic);
|
2013-01-20 02:47:33 +01:00
|
|
|
busdev = SYS_BUS_DEVICE(s->gic);
|
2012-04-13 13:39:07 +02:00
|
|
|
|
|
|
|
/* Pass through outbound IRQ lines from the GIC */
|
|
|
|
sysbus_pass_irq(dev, busdev);
|
2012-02-16 10:56:07 +01:00
|
|
|
|
2012-04-13 13:39:07 +02:00
|
|
|
/* Pass through inbound GPIO lines to the GIC */
|
2013-06-30 21:03:27 +02:00
|
|
|
qdev_init_gpio_in(DEVICE(dev), a15mp_priv_set_irq, s->num_irq - 32);
|
2012-02-16 10:56:07 +01:00
|
|
|
|
2013-08-20 15:54:32 +02:00
|
|
|
/* Wire the outputs from each CPU's generic timer to the
|
|
|
|
* appropriate GIC PPI inputs
|
|
|
|
*/
|
2013-08-21 18:36:35 +02:00
|
|
|
for (i = 0; i < s->num_cpu; i++) {
|
|
|
|
DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
|
2013-08-20 15:54:32 +02:00
|
|
|
int ppibase = s->num_irq - 32 + i * 32;
|
|
|
|
/* physical timer; we wire it up to the non-secure timer's ID,
|
|
|
|
* since a real A15 always has TrustZone but QEMU doesn't.
|
|
|
|
*/
|
|
|
|
qdev_connect_gpio_out(cpudev, 0,
|
|
|
|
qdev_get_gpio_in(s->gic, ppibase + 30));
|
|
|
|
/* virtual timer */
|
|
|
|
qdev_connect_gpio_out(cpudev, 1,
|
|
|
|
qdev_get_gpio_in(s->gic, ppibase + 27));
|
|
|
|
}
|
|
|
|
|
2012-02-16 10:56:07 +01:00
|
|
|
/* Memory map (addresses are offsets from PERIPHBASE):
|
|
|
|
* 0x0000-0x0fff -- reserved
|
|
|
|
* 0x1000-0x1fff -- GIC Distributor
|
|
|
|
* 0x2000-0x2fff -- GIC CPU interface
|
|
|
|
* 0x4000-0x4fff -- GIC virtual interface control (not modelled)
|
|
|
|
* 0x5000-0x5fff -- GIC virtual interface control (not modelled)
|
|
|
|
* 0x6000-0x7fff -- GIC virtual CPU interface (not modelled)
|
|
|
|
*/
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init(&s->container, OBJECT(s),
|
|
|
|
"a15mp-priv-container", 0x8000);
|
2012-04-13 13:39:07 +02:00
|
|
|
memory_region_add_subregion(&s->container, 0x1000,
|
|
|
|
sysbus_mmio_get_region(busdev, 0));
|
|
|
|
memory_region_add_subregion(&s->container, 0x2000,
|
|
|
|
sysbus_mmio_get_region(busdev, 1));
|
2012-02-16 10:56:07 +01:00
|
|
|
|
|
|
|
sysbus_init_mmio(dev, &s->container);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static Property a15mp_priv_properties[] = {
|
|
|
|
DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1),
|
|
|
|
/* The Cortex-A15MP may have anything from 0 to 224 external interrupt
|
2013-07-05 15:54:41 +02:00
|
|
|
* IRQ lines (with another 32 internal). We default to 128+32, which
|
2012-02-16 10:56:07 +01:00
|
|
|
* is the number provided by the Cortex-A15MP test chip in the
|
|
|
|
* Versatile Express A15 development board.
|
|
|
|
* Other boards may differ and should set this property appropriately.
|
|
|
|
*/
|
2013-07-05 15:54:41 +02:00
|
|
|
DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 160),
|
2012-02-16 10:56:07 +01:00
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void a15mp_priv_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
k->init = a15mp_priv_init;
|
|
|
|
dc->props = a15mp_priv_properties;
|
2012-04-13 13:39:07 +02:00
|
|
|
/* We currently have no savable state */
|
2012-02-16 10:56:07 +01:00
|
|
|
}
|
|
|
|
|
2013-01-10 16:19:07 +01:00
|
|
|
static const TypeInfo a15mp_priv_info = {
|
2013-06-30 21:03:27 +02:00
|
|
|
.name = TYPE_A15MPCORE_PRIV,
|
2012-02-16 10:56:07 +01:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(A15MPPrivState),
|
|
|
|
.class_init = a15mp_priv_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void a15mp_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&a15mp_priv_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(a15mp_register_types)
|