2020-04-23 20:30:50 +02:00
|
|
|
/*
|
|
|
|
* QEMU RISC-V Board Compatible with OpenTitan FPGA platform
|
|
|
|
*
|
|
|
|
* Copyright (c) 2020 Western Digital
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef HW_OPENTITAN_H
|
|
|
|
#define HW_OPENTITAN_H
|
|
|
|
|
|
|
|
#include "hw/riscv/riscv_hart.h"
|
2020-04-24 03:40:57 +02:00
|
|
|
#include "hw/intc/ibex_plic.h"
|
2020-04-23 23:08:45 +02:00
|
|
|
#include "hw/char/ibex_uart.h"
|
2020-09-03 22:43:22 +02:00
|
|
|
#include "qom/object.h"
|
2020-04-23 20:30:50 +02:00
|
|
|
|
|
|
|
#define TYPE_RISCV_IBEX_SOC "riscv.lowrisc.ibex.soc"
|
2020-09-16 20:25:19 +02:00
|
|
|
OBJECT_DECLARE_SIMPLE_TYPE(LowRISCIbexSoCState, RISCV_IBEX_SOC)
|
2020-04-23 20:30:50 +02:00
|
|
|
|
2020-09-03 22:43:22 +02:00
|
|
|
struct LowRISCIbexSoCState {
|
2020-04-23 20:30:50 +02:00
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
|
|
|
/*< public >*/
|
|
|
|
RISCVHartArrayState cpus;
|
2020-04-24 03:40:57 +02:00
|
|
|
IbexPlicState plic;
|
2020-04-23 23:08:45 +02:00
|
|
|
IbexUartState uart;
|
2020-04-24 03:40:57 +02:00
|
|
|
|
2020-04-23 20:30:50 +02:00
|
|
|
MemoryRegion flash_mem;
|
|
|
|
MemoryRegion rom;
|
2020-09-03 22:43:22 +02:00
|
|
|
};
|
2020-04-23 20:30:50 +02:00
|
|
|
|
|
|
|
typedef struct OpenTitanState {
|
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
|
|
|
/*< public >*/
|
|
|
|
LowRISCIbexSoCState soc;
|
|
|
|
} OpenTitanState;
|
|
|
|
|
|
|
|
enum {
|
2020-08-25 21:20:03 +02:00
|
|
|
IBEX_DEV_ROM,
|
|
|
|
IBEX_DEV_RAM,
|
|
|
|
IBEX_DEV_FLASH,
|
|
|
|
IBEX_DEV_UART,
|
|
|
|
IBEX_DEV_GPIO,
|
|
|
|
IBEX_DEV_SPI,
|
|
|
|
IBEX_DEV_FLASH_CTRL,
|
|
|
|
IBEX_DEV_RV_TIMER,
|
|
|
|
IBEX_DEV_AES,
|
|
|
|
IBEX_DEV_HMAC,
|
|
|
|
IBEX_DEV_PLIC,
|
|
|
|
IBEX_DEV_PWRMGR,
|
|
|
|
IBEX_DEV_RSTMGR,
|
|
|
|
IBEX_DEV_CLKMGR,
|
|
|
|
IBEX_DEV_PINMUX,
|
|
|
|
IBEX_DEV_ALERT_HANDLER,
|
|
|
|
IBEX_DEV_NMI_GEN,
|
|
|
|
IBEX_DEV_USBDEV,
|
|
|
|
IBEX_DEV_PADCTRL,
|
2020-04-23 20:30:50 +02:00
|
|
|
};
|
|
|
|
|
2020-04-23 23:08:45 +02:00
|
|
|
enum {
|
|
|
|
IBEX_UART_RX_PARITY_ERR_IRQ = 0x28,
|
|
|
|
IBEX_UART_RX_TIMEOUT_IRQ = 0x27,
|
|
|
|
IBEX_UART_RX_BREAK_ERR_IRQ = 0x26,
|
|
|
|
IBEX_UART_RX_FRAME_ERR_IRQ = 0x25,
|
|
|
|
IBEX_UART_RX_OVERFLOW_IRQ = 0x24,
|
|
|
|
IBEX_UART_TX_EMPTY_IRQ = 0x23,
|
|
|
|
IBEX_UART_RX_WATERMARK_IRQ = 0x22,
|
|
|
|
IBEX_UART_TX_WATERMARK_IRQ = 0x21,
|
|
|
|
};
|
|
|
|
|
2020-04-23 20:30:50 +02:00
|
|
|
#endif
|