2007-12-28 21:57:43 +01:00
|
|
|
/*
|
|
|
|
* QEMU Sparc SBI interrupt controller emulation
|
|
|
|
*
|
|
|
|
* Based on slavio_intctl, copyright (c) 2003-2005 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2009-07-21 21:25:59 +02:00
|
|
|
|
|
|
|
#include "sysbus.h"
|
2007-12-28 21:57:43 +01:00
|
|
|
|
|
|
|
//#define DEBUG_IRQ
|
|
|
|
|
|
|
|
#ifdef DEBUG_IRQ
|
2009-05-13 19:53:17 +02:00
|
|
|
#define DPRINTF(fmt, ...) \
|
|
|
|
do { printf("IRQ: " fmt , ## __VA_ARGS__); } while (0)
|
2007-12-28 21:57:43 +01:00
|
|
|
#else
|
2009-05-13 19:53:17 +02:00
|
|
|
#define DPRINTF(fmt, ...)
|
2007-12-28 21:57:43 +01:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#define MAX_CPUS 16
|
|
|
|
|
|
|
|
#define SBI_NREGS 16
|
|
|
|
|
|
|
|
typedef struct SBIState {
|
2009-07-21 21:25:59 +02:00
|
|
|
SysBusDevice busdev;
|
2007-12-28 21:57:43 +01:00
|
|
|
uint32_t regs[SBI_NREGS];
|
|
|
|
uint32_t intreg_pending[MAX_CPUS];
|
2009-07-21 21:25:59 +02:00
|
|
|
qemu_irq cpu_irqs[MAX_CPUS];
|
2007-12-28 21:57:43 +01:00
|
|
|
uint32_t pil_out[MAX_CPUS];
|
|
|
|
} SBIState;
|
|
|
|
|
|
|
|
#define SBI_SIZE (SBI_NREGS * 4)
|
|
|
|
|
|
|
|
static void sbi_set_irq(void *opaque, int irq, int level)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2009-10-01 23:12:16 +02:00
|
|
|
static uint32_t sbi_mem_readl(void *opaque, target_phys_addr_t addr)
|
2007-12-28 21:57:43 +01:00
|
|
|
{
|
|
|
|
SBIState *s = opaque;
|
|
|
|
uint32_t saddr, ret;
|
|
|
|
|
2008-12-02 18:47:02 +01:00
|
|
|
saddr = addr >> 2;
|
2007-12-28 21:57:43 +01:00
|
|
|
switch (saddr) {
|
|
|
|
default:
|
|
|
|
ret = s->regs[saddr];
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
DPRINTF("read system reg 0x" TARGET_FMT_plx " = %x\n", addr, ret);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2009-10-01 23:12:16 +02:00
|
|
|
static void sbi_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
|
2007-12-28 21:57:43 +01:00
|
|
|
{
|
|
|
|
SBIState *s = opaque;
|
|
|
|
uint32_t saddr;
|
|
|
|
|
2008-12-02 18:47:02 +01:00
|
|
|
saddr = addr >> 2;
|
2007-12-28 21:57:43 +01:00
|
|
|
DPRINTF("write system reg 0x" TARGET_FMT_plx " = %x\n", addr, val);
|
|
|
|
switch (saddr) {
|
|
|
|
default:
|
|
|
|
s->regs[saddr] = val;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-25 20:29:31 +02:00
|
|
|
static CPUReadMemoryFunc * const sbi_mem_read[3] = {
|
2008-01-01 18:06:38 +01:00
|
|
|
NULL,
|
|
|
|
NULL,
|
2007-12-28 21:57:43 +01:00
|
|
|
sbi_mem_readl,
|
|
|
|
};
|
|
|
|
|
2009-08-25 20:29:31 +02:00
|
|
|
static CPUWriteMemoryFunc * const sbi_mem_write[3] = {
|
2008-01-01 18:06:38 +01:00
|
|
|
NULL,
|
|
|
|
NULL,
|
2007-12-28 21:57:43 +01:00
|
|
|
sbi_mem_writel,
|
|
|
|
};
|
|
|
|
|
2009-10-24 22:08:43 +02:00
|
|
|
static const VMStateDescription vmstate_sbi = {
|
|
|
|
.name ="sbi",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.minimum_version_id_old = 1,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_UINT32_ARRAY(intreg_pending, SBIState, MAX_CPUS),
|
|
|
|
VMSTATE_END_OF_LIST()
|
2007-12-28 21:57:43 +01:00
|
|
|
}
|
2009-10-24 22:08:43 +02:00
|
|
|
};
|
2007-12-28 21:57:43 +01:00
|
|
|
|
2009-10-24 22:08:43 +02:00
|
|
|
static void sbi_reset(DeviceState *d)
|
2007-12-28 21:57:43 +01:00
|
|
|
{
|
2009-10-24 22:08:43 +02:00
|
|
|
SBIState *s = container_of(d, SBIState, busdev.qdev);
|
2007-12-28 21:57:43 +01:00
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
for (i = 0; i < MAX_CPUS; i++) {
|
|
|
|
s->intreg_pending[i] = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-14 10:36:05 +02:00
|
|
|
static int sbi_init1(SysBusDevice *dev)
|
2009-07-21 21:25:59 +02:00
|
|
|
{
|
|
|
|
SBIState *s = FROM_SYSBUS(SBIState, dev);
|
|
|
|
int sbi_io_memory;
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
qdev_init_gpio_in(&dev->qdev, sbi_set_irq, 32 + MAX_CPUS);
|
|
|
|
for (i = 0; i < MAX_CPUS; i++) {
|
|
|
|
sysbus_init_irq(dev, &s->cpu_irqs[i]);
|
2007-12-28 21:57:43 +01:00
|
|
|
}
|
|
|
|
|
2010-12-08 12:05:37 +01:00
|
|
|
sbi_io_memory = cpu_register_io_memory(sbi_mem_read, sbi_mem_write, s,
|
|
|
|
DEVICE_NATIVE_ENDIAN);
|
2009-07-21 21:25:59 +02:00
|
|
|
sysbus_init_mmio(dev, SBI_SIZE, sbi_io_memory);
|
2007-12-28 21:57:43 +01:00
|
|
|
|
2009-08-14 10:36:05 +02:00
|
|
|
return 0;
|
2009-07-21 21:25:59 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static SysBusDeviceInfo sbi_info = {
|
|
|
|
.init = sbi_init1,
|
|
|
|
.qdev.name = "sbi",
|
|
|
|
.qdev.size = sizeof(SBIState),
|
2009-10-24 22:08:43 +02:00
|
|
|
.qdev.vmsd = &vmstate_sbi,
|
|
|
|
.qdev.reset = sbi_reset,
|
2009-07-21 21:25:59 +02:00
|
|
|
};
|
2007-12-28 21:57:43 +01:00
|
|
|
|
2009-07-21 21:25:59 +02:00
|
|
|
static void sbi_register_devices(void)
|
|
|
|
{
|
|
|
|
sysbus_register_withprop(&sbi_info);
|
2007-12-28 21:57:43 +01:00
|
|
|
}
|
2009-07-21 21:25:59 +02:00
|
|
|
|
|
|
|
device_init(sbi_register_devices)
|